#### Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a>

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to <a href="http://www.renesas.com/inquiry">http://www.renesas.com/inquiry</a>.



#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

## Regarding the change of names mentioned in the document, such as Mitsubishi Electric and Mitsubishi XX, to Renesas Technology Corp.

The semiconductor operations of Hitachi and Mitsubishi Electric were transferred to Renesas Technology Corporation on April 1st 2003. These operations include microcomputer, logic, analog and discrete devices, and memory chips other than DRAMs (flash memory, SRAMs etc.) Accordingly, although Mitsubishi Electric, Mitsubishi Electric Corporation, Mitsubishi Semiconductors, and other Mitsubishi brand names are mentioned in the document, these names have in fact all been changed to Renesas Technology Corp. Thank you for your understanding. Except for our corporate trademark, logo and corporate statement, no changes whatsoever have been made to the contents of the document, and these changes do not constitute any alteration to the contents of the document itself.

Note: Mitsubishi Electric will continue the business operations of high frequency & optical devices and power devices.

Renesas Technology Corp. Customer Support Dept. April 1, 2003





## 7702/7703 Group

User's Manual
MITSUBISHI 16-BIT SINGLE-CHIP
MICROCOMPUTER
7700 FAMILY / 7700 SERIES

| Keep safety first in your circuit designs! | Keeps | safety | first | in | your | circuit | designs | ! |
|--------------------------------------------|-------|--------|-------|----|------|---------|---------|---|
|--------------------------------------------|-------|--------|-------|----|------|---------|---------|---|

• Mitsubishi Electric Corporation puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of non-flammable material or (iii) prevention against any malfunction or mishap.

#### Notes regarding these materials

- These materials are intended as a reference to assist our customers in the selection of the Mitsubishi semiconductor product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Mitsubishi Electric Corporation or a third party.
- Mitsubishi Electric Corporation assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts or circuit application examples contained in these materials.
- All information contained in these materials, including product data, diagrams and charts, represent information on products at the time of publication of these materials, and are subject to change by Mitsubishi Electric Corporation without notice due to product improvements or other reasons. It is therefore recommended that customers contact Mitsubishi Electric Corporation or an authorized Mitsubishi Semiconductor product distributor for the latest product information before purchasing a product listed herein.
- Mitsubishi Electric Corporation semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Mitsubishi Electric Corporation or an authorized Mitsubishi Semiconductor product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- The prior written approval of Mitsubishi Electric Corporation is necessary to reprint or reproduce in whole or in part these materials.
- If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination. Any diversion or reexport contrary to the export control laws and regulations of JAPAN and/or the country of destination is prohibited.
- Please contact Mitsubishi Electric Corporation or an authorized Mitsubishi Semiconductor product distributor for further details on these materials or the products contained therein.

#### **Preface**

This manual describes the hardware of the Mitsubishi CMOS 16-bit microcomputers 7702 Group and 7703 Group. After reading this manual, the user will be able to understand the functions, so that they can utilize their capabilities fully.

For details concerning the software, refer to the 7700 Family Software Manual.

#### **BEFORE USING THIS MANUAL**

#### 1. Constitution

This user's manual consists of the following chapters. Refer to the chapters relevant to used products and the processor mode.

#### ●Chapter 1. DESCRIPTION to Chapter 17. APPLICATION

Functions which are common to all products and all processor modes are explained, using the M37702M2BXXXFP as an example.

When there are functional differences between the low voltage version, PROM version and the 7703 Group, the referential section is indicated. Refer to that section about differences and to "Chapter. 1 to Chapter. 17" about the common functions.

#### ●Chapter 18. LOW VOLTAGE VERSION

Refer to this chapter when using the products of which difference of electrical characteristics identification code (see on page 1–2) is "L," the M37702M2LXXXGP for example. This chapter mainly explains the differences from the M37702M2BXXXFP, using the M37702M2LXXXGP as an example.

#### ●Chapter 19. PROM VERSION

Refer to this chapter when using the products of which memory identification code (see on page 1–2) is "E," the M37702E2BXXXFP for example. This chapter mainly explains the differences from the M37702M2BXXXFP, using the M37702E2BXXXFP as an example.

#### ●Chapter 20. 7703 GROUP

Refer to this chapter when using the 7703 Group. This chapter mainly explains the differences from the 7702 Group, using the M37703M2BXXXSP as an example.

#### Appendix

Useful information for 7702 and 7703 Groups usage is shown.

#### 2. Remark

#### ●25 MHz version and 16 MHz version

The 25 MHz version products are distinguished from the 16 MHz version products in part of Chapters as the case may be. Refer to it as follows:

#### Product expansion

See the latest data book and data sheets. Additionally, ask the contact addresses on the last page.

#### •Electrical characteristics

See also the latest data book or data sheet.

#### Development support tools

See the latest data book and data sheet.

#### **●**Software

See "7700 Family Software Manual."

#### ●Mask ROM Confirmation Form, PROM Confirmation Form, Mark Specification Form

Copy the form in the latest data book and use it. Or, ask the contact addresses on the last page.

#### 3. Register structure

The view of the register structure is described below:



Blank : Set to "0" or "1" to meet the purpose.

0 : Set to "0" at writing.1 : Set to "1" at writing.

X : This bit is not used in the specific mode or state. It may be either "0" or "1."

: Nothing is assigned.

\*2

0 : "0" immediately after a reset.
1 : "1" immediately after a reset.

Undefined : Undefined immediately after a reset.

**\***3

RW : It is possible to read the bit state at reading. The written value becomes valid

RO: It is possible to read the bit state at reading. The written value becomes invalid. Accordingly, the written value may be either "0" or "1."

WO: The written value becomes valid data. It is not possible to read the bit state. The value is undefined at reading. However, the bit with the commentaries of "The value is "0" at reading" in the functions column or the notes is always "0" at reading. (See to \*4 above.)

: It is no possible to read the bit state. The value is undefined at reading. However, the bit with the commentaries of "The value is "0" at reading" in the functions column or the notes is always "0" at reading. (See to \*4 above.) The written value becomes invalid. Accordingly, the written value may be "0" or "1."

i

## **Table of Contents**

| CHAPTER 1. DESCRIPTION                                                   |            |
|--------------------------------------------------------------------------|------------|
| 1.1 Performance overview<br>1.2 Pin configuration<br>1.3 Pin description | 1-4<br>1-6 |
| 1.3.1 Example for processing unused pins                                 |            |
| 1.4 Block diagram                                                        | 1-12       |
| CHAPTER 2. CENTRAL PROCESSING UNIT (CPU)                                 |            |
| 2.1 Central processing unit                                              | 2-2        |
| 2.1.1 Accumulator (Acc)                                                  |            |
| 2.1.2 Index register X (X)                                               |            |
| 2.1.3 Index register Y (Y)                                               |            |
| 2.1.4 Stack pointer (S)                                                  |            |
| 2.1.5 Program counter (PC)                                               |            |
| 2.1.6 Program bank register (PG)                                         | 2-5        |
| 2.1.7 Data bank register (DT)                                            |            |
| 2.1.8 Direct page register (DPR)                                         |            |
| 2.1.9 Processor status register (PS)                                     |            |
| 2.2 Bus interface unit                                                   |            |
| 2.2.1 Overview                                                           |            |
| 2.2.2 Functions of bus interface unit (BIU)                              |            |
| 2.2.3 Operation of bus interface unit (BIU)  2.3 Access space            |            |
| 2.3.1 Banks                                                              |            |
| 2.3.2 Direct page                                                        |            |
| 2.4 Memory assignment                                                    |            |
| 2.4.1 Memory assignment in internal area                                 |            |
| 2.5 Processor modes                                                      |            |
| 2.5.1 Single-chip mode                                                   |            |
| 2.5.2 Memory expansion and microprocessor modes                          |            |
| 2.5.3 Setting processor modes                                            |            |
| [Precautions when selecting processor mode]                              | 2-27       |
| CHAPTER 3. INPUT/OUTPUT PINS                                             |            |
| 2.4 Braggammahla I/O nagta                                               | 2.1        |
| 3.1 Programmable I/O ports                                               |            |
| 3.1.2 Port register                                                      |            |
| 3.2 I/O pins of internal peripheral devices                              |            |
|                                                                          |            |
| CHAPTER 4. INTERRUPTS                                                    |            |
| 4.4 Overview                                                             | 4.0        |
| 4.1 Overview4.2 Interrupt sources                                        |            |
| •                                                                        |            |

| 4.3 Interrupt control                                                               | 4-6     |
|-------------------------------------------------------------------------------------|---------|
| 4.3.1 Interrupt disable flag (I)                                                    | 4-8     |
| 4.3.2 Interrupt request bit                                                         | 4-8     |
| 4.3.3 Interrupt priority level select bits and processor interrupt priority level ( | IPL)4-8 |
| 4.4 Interrupt priority level                                                        | 4-10    |
| 4.5 Interrupt priority level detection circuit                                      | 4-11    |
| 4.6 Interrupt priority level detection time                                         | 4-13    |
| 4.7 Sequence from acceptance of interrupt request to execution of interrupt routine | 4-14    |
| 4.7.1 Change in IPL at acceptance of interrupt request                              | 4-16    |
| 4.7.2 Storing registers                                                             |         |
| 4.8 Return from interrupt routine                                                   | 4-18    |
| 4.9 Multiple interrupts                                                             | 4-18    |
| 4.10 External interrupts (INT: interrupt)                                           | 4-20    |
| 4.10.1 Function of INT; interrupt request bit                                       | 4-23    |
| 4.10.2 Switch of occurrence factor of INT: interrupt request                        |         |
| 4.11 Precautions when using interrupts                                              | 4-26    |
| ALLA DEED 5 TIMED 4                                                                 |         |
| CHAPTER 5. TIMER A                                                                  |         |
| 5.1 Overview                                                                        | 5-2     |
| 5.2 Block description                                                               | 5-3     |
| 5.2.1 Counter and reload register (timer Ai register)                               |         |
| 5.2.2 Count start register                                                          |         |
| 5.2.3 Timer Ai mode register                                                        |         |
| 5.2.4 Timer Ai interrupt control register                                           |         |
| 5.2.5 Port P5 and port P6 direction registers                                       |         |
| 5.3 Timer mode                                                                      |         |
| 5.3.1 Setting for timer mode                                                        |         |
| 5.3.2 Count source                                                                  |         |
| 5.3.3 Operation in timer mode                                                       |         |
| 5.3.4 Select function                                                               |         |
| 5.4 Event counter mode                                                              |         |
| 5.4.1 Setting for event counter mode                                                |         |
| 5.4.2 Operation in event counter mode                                               |         |
| 5.4.3 Select functions                                                              |         |
| 5.5 One-shot pulse mode                                                             |         |
| 5.5.1 Setting for one-shot pulse mode                                               |         |
| 5.5.2 Count source                                                                  |         |
| 5.5.3 Trigger                                                                       |         |
| 5.5.4 Operation in one-shot pulse mode                                              |         |
| 5.6 Pulse width modulation (PWM) mode                                               |         |
| 5.6.1 Setting for PWM mode                                                          |         |
| 5.6.2 Count source                                                                  |         |
| 5.6.3 Trigger                                                                       | 5-43    |
| 5.6.4 Operation in PWM mode                                                         |         |
|                                                                                     |         |
| CHAPTER 6. TIMER B                                                                  |         |
| 6.1 Overview                                                                        |         |
| 6.2 Block description                                                               |         |
| 6.2.1 Counter and reload register (timer Bi register)                               |         |
| 6.2.2 Count start register                                                          |         |
| 6.2.3 Timer Bi mode register                                                        |         |
| 6.2.4 Timer Bi interrupt control register                                           | 6-6     |

| 6.2.5 Port P6 direction register                                                    | 6-7  |
|-------------------------------------------------------------------------------------|------|
| 6.3 Timer mode                                                                      | 6-8  |
| 6.3.1 Setting for timer mode                                                        | 6-10 |
| 6.3.2 Count source                                                                  | 6-11 |
| 6.3.3 Operation in timer mode                                                       | 6-12 |
| 6.4 Event counter mode                                                              | 6-14 |
| 6.4.1 Setting for event counter mode                                                | 6-16 |
| 6.4.2 Operation in event counter mode                                               | 6-17 |
| 6.5 Pulse period/pulse width measurement mode                                       | 6-19 |
| 6.5.1 Setting for pulse period/pulse width measurement mode                         | 6-21 |
| 6.5.2 Count source                                                                  | 6-23 |
| 6.5.3 Operation in pulse period/pulse width measurement mode                        | 6-24 |
| CHAPTER 7. SERIAL I/O                                                               |      |
| 7.1 Overview                                                                        |      |
| 7.2 Block description                                                               |      |
| 7.2.1 UARTi transmit/receive mode register                                          |      |
| 7.2.2 UARTi transmit/receive control register 0                                     |      |
| 7.2.3 UARTi transmit/receive control register 1                                     |      |
| 7.2.4 UARTi transmit register and UARTi transmit buffer register                    |      |
| 7.2.5 UARTi receive register and UARTi receive buffer register                      |      |
| 7.2.6 UARTi baud rate register (BRGi)                                               |      |
| 7.2.7 UARTi transmit interrupt control and UARTi receive interrupt control re       | -    |
| 7.2.8 Port P8 direction register                                                    |      |
| 7.3 Clock synchronous serial I/O mode                                               |      |
| 7.3.1 Transfer clock (synchronizing clock)                                          |      |
| 7.3.2 Method of transmission                                                        |      |
| 7.3.3 Transmit operation                                                            |      |
| 7.3.4 Method of reception                                                           |      |
| 7.3.5 Receive operation                                                             |      |
| 7.3.6 Process on detecting overrun error                                            |      |
| [Precautions when operating in clock synchronous serial I/O mode]                   |      |
| 7.4 Clock asynchronous serial I/O (UART) mode                                       |      |
| 7.4.1 Transfer rate (frequency of transfer clock)                                   |      |
| 7.4.2 Transfer data format                                                          |      |
| 7.4.3 Method of transmission                                                        |      |
| 7.4.4 Transmit operation                                                            |      |
| 7.4.5 Method of reception                                                           |      |
| 7.4.6 Receive operation                                                             |      |
| 7.4.7 Process on detecting error                                                    |      |
| 7.4.8 Sleep mode [Precautions when operating in clock asynchronous serial I/O mode] |      |
| CHAPTER 8. A-D CONVERTER                                                            |      |
|                                                                                     | 0.0  |
| 8.1 Overview                                                                        |      |
| 8.2 Block description                                                               |      |
| 8.2.1 A-D control register                                                          |      |
| 8.2.2 A-D sweep pin select register                                                 |      |
| 8.2.3 A-D register i (i = 0 to 7)                                                   |      |
| 8.2.5 Port P7 direction register                                                    |      |
| 0.4.J FUIL F/ UILECTION TEUISTEN                                                    | 0-9  |

| 8.3 A-D conversion method                                  | 8-10                                  |
|------------------------------------------------------------|---------------------------------------|
| 8.4 Absolute accuracy and differential non-linearity error | 8-12                                  |
| 8.4.1 Absolute accuracy                                    | 8-12                                  |
| 8.4.2 Differential non-linearity error                     |                                       |
| 8.5 One-shot mode                                          | 8-14                                  |
| 8.5.1 Settings for one-shot mode                           | 8-14                                  |
| 8.5.2 One-shot mode operation description                  | 8-16                                  |
| 8.6 Repeat mode                                            |                                       |
| 8.6.1 Settings for repeat mode                             |                                       |
| 8.6.2 Repeat mode operation description                    | 8-19                                  |
| 8.7 Single sweep mode                                      |                                       |
| 8.7.1 Settings for single sweep mode                       |                                       |
| 8.7.2 Single sweep mode operation description              |                                       |
| 8.8 Repeat sweep mode                                      |                                       |
| 8.8.1 Settings for repeat sweep mode                       |                                       |
| 8.8.2 Repeat sweep mode operation description              |                                       |
| 8.9 Precautions when using A-D converter                   | 8-28                                  |
| CHAPTER 9. WATCHDOG TIMER                                  |                                       |
| CHAPTER 9. WATCHDOG TIMER                                  |                                       |
| 9.1 Block description                                      | 9-2                                   |
| 9.1.1 Watchdog timer                                       | 9-3                                   |
| 9.1.2 Watchdog timer frequency select register             |                                       |
| 9.2 Operation description                                  | 9-5                                   |
| 9.2.1 Basic operation                                      |                                       |
| 9.2.2 Operation in Stop mode                               |                                       |
| 9.2.3 Operation in Hold state                              | 9-7                                   |
| 9.3 Precautions when using watchdog timer                  | 9-8                                   |
| CHAPTER 10. STOP MODE                                      |                                       |
| SHALLER TO. STOL MODE                                      |                                       |
| 10.1 Clock generating circuit                              | 10-2                                  |
| 10.2 Operation description                                 | 10-3                                  |
| 10.2.1 Termination by interrupt request occurrence         | 10-4                                  |
| 10.2.2 Termination by hardware reset                       |                                       |
| 10.3 Precautions for Stop mode                             | 10-6                                  |
| CHAPTER 11. WAIT MODE                                      |                                       |
|                                                            |                                       |
| 11.1 Clock generating circuit                              |                                       |
| 11.2 Operation description                                 |                                       |
| 11.2.1 Termination by interrupt request occurrence         |                                       |
| 11.2.2 Termination by hardware reset                       |                                       |
| 11.3 Precautions for Wait mode                             | 11-5                                  |
| <b>CHAPTER 12. CONNECTION WITH EXTERNAL DEVICE</b>         | S                                     |
| 12.1 Signals required for accessing external devices       | 42.2                                  |
| 12.1 Signals required for accessing external devices       |                                       |
| 12.1.2 Operation of bus interface unit (BIU)               |                                       |
| 12.1.2 Operation of bus interface unit (BiO)               |                                       |
| 12.3 Ready function                                        |                                       |
| 12.3.1 Operation description                               |                                       |
| 12.4 Hold function                                         |                                       |
| 12.4.1 Operation description                               |                                       |
| · —· · · · · · · · · · · · · · · · · ·                     | · · · · · · · · · · · · · · · · · · · |

| CHAPTER 13. RESET                                                                                                                                                                                                                                                                                                                                                                                       |                               |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|
| 13.1 Hardware reset  13.1.1 Pin state  13.1.2 State of CPU, SFR area, and internal RAM area  13.1.3 Internal processing sequence after reset  13.1.4 Time supplying "L" level to RESET pin  13.2 Software reset                                                                                                                                                                                         | 13-3<br>13-4<br>13-9<br>13-10 |
| CHAPTER 14. CLOCK GENERATING CIRCUIT                                                                                                                                                                                                                                                                                                                                                                    |                               |
| 14.1 Oscillation circuit example                                                                                                                                                                                                                                                                                                                                                                        | 14-2<br>14-2<br><b>14-3</b>   |
| CHAPTER 15. ELECTRICAL CHARACTERISTICS                                                                                                                                                                                                                                                                                                                                                                  |                               |
| 15.1 Absolute maximum ratings                                                                                                                                                                                                                                                                                                                                                                           |                               |
| CHAPTER 16. STANDARD CHARACTERISTICS                                                                                                                                                                                                                                                                                                                                                                    |                               |
| 16.1 Standard characteristics                                                                                                                                                                                                                                                                                                                                                                           | 16-2<br>16-3                  |
| CHAPTER 17. APPLICATIONS                                                                                                                                                                                                                                                                                                                                                                                |                               |
| 17.1 Memory expansion  17.1.1 Memory expansion model  17.1.2 How to calculate timing  17.1.3 Points in memory expansion  17.1.4 Example of memory expansion  17.1.5 Example of I/O expansion  17.2 Sample program execution rate comparison  17.2.1 Difference depending on data bus width and software Wait  17.2.2 Comparison software Wait (f(X <sub>IN</sub> ) = 20 MHz) with software Wait + Ready |                               |
| CHAPTER 18. LOW VOLTAGE VERSION                                                                                                                                                                                                                                                                                                                                                                         |                               |
| 18.1 Performance overview                                                                                                                                                                                                                                                                                                                                                                               | 18-4                          |

| 18.4 Electrical characteristics                                          | 18-8  |
|--------------------------------------------------------------------------|-------|
| 18.4.1 Absolute maximum ratings                                          |       |
| 18.4.2 Recommended operating conditions                                  |       |
| 18.4.3 Electrical characteristics                                        |       |
| 18.4.4 A-D converter characteristics                                     |       |
| 18.4.5 Internal peripheral devices                                       |       |
| 18.4.6 Ready and Hold                                                    |       |
| 18.4.7 Single-chip mode                                                  |       |
| 18.4.8 Memory expansion mode and microprocessor mode: with no Wait       |       |
| 18.4.9 Memory expansion mode and microprocessor mode : with Wait         |       |
| 18.4.10 Testing circuit for ports P0 to P8, $\phi$ 1, and $\overline{E}$ |       |
| 18.5 Standard characteristics                                            | 18-32 |
| 18.5.1 Port standard characteristics                                     | 18-32 |
| 18.5.2 Icc-f(XIN) standard characteristics                               | 18-33 |
| 18.5.3 A-D converter standard characteristics                            |       |
| 18.6 Application                                                         | 18-35 |
| 18.6.1 Memory expansion                                                  | 18-35 |
| 18.6.2 Memory expansion example on minimum model                         | 18-37 |
| 18.6.3 Memory expansion example on medium model A                        |       |
| 18.6.4 Memory expansion example on maximum model                         |       |
| 18.6.5 Ready generating circuit example                                  | 18-43 |
| CHAPTER 19. PROM VERSION                                                 |       |
|                                                                          |       |
| 19.1 Overview                                                            | 19-2  |
| 19.2 EPROM mode                                                          | 19-4  |
| 19.2.1 Write method                                                      | 19-4  |
| 19.2.2 Pin description                                                   | 19-5  |
| 19.3 1M mode                                                             |       |
| 19.3.1 Read/Program/Erase                                                | 19-9  |
| 19.3.2 Programming algorithm of 1M mode                                  | 19-10 |
| 19.3.3 Electrical characteristics of programming algorithm in 1M mode    |       |
| 19.4 256K mode                                                           | 19-12 |
| 19.4.1 Read/Program/Erase                                                |       |
| 19.4.2 Programming algorithm of 256K mode                                |       |
| 19.4.3 Electrical characteristics of programming algorithm in 256K mode  |       |
| 19.5 Usage precaution                                                    |       |
| 19.5.1 Precautions on all PROM versions                                  |       |
| 19.5.2 Precautions on One time PROM version                              |       |
| 19.5.3 Precautions on EPROM version                                      |       |
| 19.5.4 Bus timing and EPROM mode                                         | 19-19 |
| CHAPTER 20, 7703 GROUP                                                   | _     |
| CHAI TER 20. 1703 GROOT                                                  |       |
| 20.1 Description                                                         | 20-2  |
| 20.2 Performance overview                                                | 20-3  |
| 20.3 Pin configuration                                                   | 20-4  |
| 20.4 Functional description                                              | 20-5  |
| 20.4.1 I/O pin                                                           | 20-6  |
| 20.4.2 Timer A                                                           | 20-7  |
| 20.4.3 Timer B                                                           |       |
| 20.4.4 Serial I/O                                                        |       |
| 20.4.5 A-D converter                                                     | 20-10 |

| ZU.3 Electi     | rical characteristics                                | 20-12 |
|-----------------|------------------------------------------------------|-------|
| 20.6 PROM       | // version                                           | 20-13 |
| 20.6.1          | EPROM mode                                           | 20-13 |
| 20.6.2          | Bus timing and EPROM mode                            | 20-15 |
| APPENDIX        |                                                      |       |
|                 | 1. Memory assignment                                 |       |
| • •             | 2. Memory assignment in SFR area                     |       |
| • •             | 3. Control registers                                 |       |
|                 | 4. Package outlines 5. Countermeasures against noise |       |
|                 | 6. Q & A                                             |       |
| • • •           | 7. Hexadecimal instruction code table                |       |
|                 | 8. Machine instructions                              |       |
| Appendix        | 0. Macrimo maradiona                                 |       |
| <b>GLOSSARY</b> |                                                      |       |
|                 |                                                      |       |

#### **MEMORANDUM**



## CHAPTER 1 **DESCRIPTION**

- 1.1 Performance overview
- 1.2 Pin configuration
- 1.3 Pin description 1.4 Block diagram

The 16-bit single-chip microcomputers 7702 Group and 7703 Group are suitable for office, business, and industrial equipment controllers that require high-speed processing of large amounts of data.

These microcomputers develop with the M37702M2BXXXFP as the base chip. This manual describes the functions about the M37702M2BXXXFP unless there is a specific difference and refers to the M37702M2BXXXXFP as "M37702."

**Notes 1:** About details concerning each microcomputer's development status of the 7702/7703 Group, inquire of "CONTACT ADDRESSES FOR FURTHER INFORMATION" described last.

Notes 2: How the 7702/7703 Group's type name see is described below.



#### 1.1 Performance overview

#### 1.1 Performance overview

Table 1.1.1 shows the performance overview of the M37702.

7703 Group

Refer to "Chapter 20. 7703 GROUP."

Table 1.1.1 M37702 performance overview

| Paramet                                          | ers            | Functions                                                        |
|--------------------------------------------------|----------------|------------------------------------------------------------------|
| Number of basic instructions                     |                | 103                                                              |
| Instruction execution time                       | M37702M2BXXXFP | 160 ns (the minimum instruction at f(X <sub>IN</sub> ) = 25 MHz) |
|                                                  | M37702M2AXXXFP | 250 ns (the minimum instruction at f(X <sub>IN</sub> ) = 16 MHz) |
| External clock input frequency                   | M37702M2BXXXFP | 25 MHz (maximum)                                                 |
| f(X <sub>IN</sub> )                              | M37702M2AXXXFP | 16 MHz (maximum)                                                 |
| Memory size                                      | ROM            | 16384 bytes                                                      |
|                                                  | RAM            | 512 bytes                                                        |
| Programmable Input/Output                        | P0-P2, P4-P8   | 8 bits X 8                                                       |
| ports                                            | P3             | 4 bits X 1                                                       |
| Multifunction timers                             | TA0-TA4        | 16 bits × 5                                                      |
|                                                  | TB0-TB2        | 16 bits X 3                                                      |
| Serial I/O                                       | UARTO, UART1   | (UART or clock synchronous serial I/O) X 2                       |
| A-D converter                                    |                | 8-bit successive approximation method X 1 (8 channels)           |
| Watchdog timer                                   |                | 12 bits X 1                                                      |
| Interrupts                                       |                | 3 external, 16 internal (priority levels 0 to 7 can              |
|                                                  |                | be set for each interrupt with software)                         |
| Clock generating circuit                         |                | Built-in (externally connected to a ceramic                      |
|                                                  |                | resonator or a quartz-crystal oscillator)                        |
| Supply voltage                                   |                | 5 V ±10 %                                                        |
| Power dissipation                                |                | 60 mW (at f(X <sub>IN</sub> ) = 16 MHz frequency, typ.)          |
| Port Input/Output Input/Output withstand voltage |                | 5 V                                                              |
| characteristics                                  | Output current | 5 mA                                                             |
| Memory expansion                                 |                | Maximum 16 Mbytes                                                |
| Operating temperature range                      |                | -20°C to 85°C                                                    |
| Device structure                                 |                | CMOS high-performance silicon gate process                       |
| Package                                          |                | 80-pin plastic molded QFP                                        |

**Notes 1:** All of the 7702 Group microcomputers are the same except for the package type, memory type, memory size, and electric characteristics.

<sup>2:</sup> For the low voltage version, refer to "Chapter 18. LOW VOLTAGE VERSION."

#### 1.2 Pin configuration

#### 1.2 Pin configuration

Figure 1.2.1 shows the M37702M2BXXXFP pin configuration. Figure 1.2.2 shows the M37702M2BXXXHP pin configuration.

Note: For the low voltage version of the 7702 Group, refer to "Chapter 18. LOW VOLTAGE VERSION."

#### 7703 Group

Refer to "Chapter 20. 7703 GROUP."



Fig. 1.2.1 M37702M2BXXXFP pin configuration (top view)



Fig. 1.2.2 M37702M2BXXXHP pin configuration (top view)

#### 1.3 Pin description

#### 1.3 Pin description

Tables 1.3.1 to 1.3.3 list the pin description. However, the pin description in the EPROM mode of the built-in PROM version is described to section "19.2 EPROM mode."

#### 7703 Group

The 7703 Group does not have part of pins. Refer to "Chapter 20. 7703 GROUP."

Table 1.3.1 Pin description (1)

| Pin             | Name                    | Input/Output | Functions                                                                    |
|-----------------|-------------------------|--------------|------------------------------------------------------------------------------|
| Vcc, Vss        | Power supply            |              | Supply 5 V ±10 %* to Vcc pin and 0 V to Vss pin.                             |
| CNVss           | CNVss                   | Input        | This pin controls the processor mode.                                        |
|                 |                         |              | [Single-chip mode] [Memory expansion mode]                                   |
|                 |                         |              | Connect to Vss pin.                                                          |
|                 |                         |              | [Microprocessor mode]                                                        |
|                 |                         |              | Connect to Vcc pin.                                                          |
| RESET           | Reset input             | Input        | The microcomputer is reset when supplying "L" level                          |
|                 |                         |              | to this pin.                                                                 |
| $X_{\text{IN}}$ | Clock input             | Input        | These are I/O pins of the internal clock generating                          |
|                 |                         |              | circuit. Connect a ceramic resonator or quartz-crystal                       |
| Хоит            | Clock output            | Output       | oscillator between pins X <sub>IN</sub> and X <sub>ООТ</sub> . When using an |
|                 |                         |              | external clock, the clock source should be input to $X_{\text{IN}}$          |
|                 |                         |              | pin and Хоит pin should be left open.                                        |
| Ē               | Enable output           | Output       | This pin outputs $\overline{E}$ signal.                                      |
|                 |                         |              | Data/instruction code read or data write is performed                        |
|                 |                         |              | when output from this pin is "L" level.                                      |
| BYTE            | Bus width selection     | Input        | [Single-chip mode]                                                           |
|                 | input                   |              | Connect to Vss.                                                              |
|                 |                         |              | [Memory expansion mode] [Microprocessor mode]                                |
|                 |                         |              | Input level to this pin determines whether the external                      |
|                 |                         |              | data bus has a 16-bit width or 8-bit width. The width                        |
|                 |                         |              | is 16 bits when the level is "L", and 8 bits when the                        |
|                 |                         |              | level is "H".                                                                |
| AVcc            | Analog supply           |              | The power supply pin for the A-D converter. Externally                       |
|                 |                         |              | connect AVcc to Vcc pin.                                                     |
| AVss            |                         |              | The power supply pin for the A-D converter. Externally                       |
|                 |                         |              | connect AVss to Vss pin.                                                     |
| $V_{REF}$       | Reference voltage input | Input        | This is a reference voltage input pin for the A-D converter.                 |

<sup>\*:</sup> In the low voltage version, supply 2.7-5.5V to Vcc.

#### 1.3 Pin description

Table 1.3.2 Pin description (2)

| Pin                                | Name         | Input/Output | Functions                                                                         |
|------------------------------------|--------------|--------------|-----------------------------------------------------------------------------------|
| P00-P07                            | I/O port P0  | I/O          | [Single-chip mode]                                                                |
|                                    |              |              | Port P0 is an 8-bit CMOS I/O port. This port has an                               |
|                                    |              |              | I/O direction register and each pin can be programmed                             |
|                                    |              |              | for input or output.                                                              |
| A <sub>0</sub> -A <sub>7</sub> -   |              | Output       | [Memory expansion mode] [Microprocessor mode]                                     |
|                                    |              |              | Low-order 8 bits (A <sub>0</sub> -A <sub>7</sub> ) of the address are output.     |
| P10-P17                            | I/O port P1  | I/O          | [Single-chip mode]                                                                |
|                                    |              |              | Port P1 is an 8-bit I/O port with the same function as                            |
|                                    |              |              | P0.                                                                               |
| A <sub>8</sub> /D <sub>8</sub> -   |              |              | [Memory expansion mode] [Microprocessor mode]                                     |
| A <sub>15</sub> /D <sub>15</sub>   |              |              | ●External bus width = 8 bits (When the BYTE pin is                                |
|                                    |              |              | "H" level)                                                                        |
|                                    |              |              | Middle-order 8 bits (A <sub>8</sub> —A <sub>15</sub> ) of the address are output. |
|                                    |              |              | ●External bus width = 16 bits (When the BYTE pin is                               |
|                                    |              |              | "L" level)                                                                        |
|                                    |              |              | Data (D <sub>8</sub> to D <sub>15</sub> ) input/output and output of the middle-  |
|                                    |              |              | order 8 bits (A <sub>8</sub> -A <sub>15</sub> ) of the address are performed      |
|                                    |              |              | with the time sharing system.                                                     |
| P20-P27                            | I/O port P2  | I/O          | [Single-chip mode]                                                                |
|                                    |              |              | Port P2 is an 8-bit I/O port with the same function as P0.                        |
| A <sub>16</sub> /D <sub>0</sub> -  |              |              | [Memory expansion mode] [Microprocessor mode]                                     |
| A <sub>23</sub> /D <sub>7</sub>    |              |              | Data (Do to Dr) input/output and output of the high-                              |
|                                    |              |              | order 8 bits (A <sub>16</sub> -A <sub>23</sub> ) of the address are performed     |
|                                    |              |              | with the time sharing system.                                                     |
| P3 <sub>0</sub> -P3 <sub>3</sub> * | I/O port P3  | I/O          | [Single-chip mode]                                                                |
|                                    | " o port i o | " -          | Port P3 is a 4-bit I/O port with the same function as P0.                         |
| $\overline{R}/\overline{W}$ ,      |              | Output       | [Memory expansion mode] [Microprocessor mode]                                     |
| BHE,                               |              | Catput       | P3 <sub>0</sub> –P3 <sub>3</sub> respectively output R/W, BHE, ALE, and HLDA      |
| ALE,                               |              |              | signals.                                                                          |
| HLDA*                              |              |              | ●R/W                                                                              |
| 11257                              | ,            |              | The Read/Write signal indicates the data bus state.                               |
|                                    |              |              | The state is read while this signal is "H" level, and                             |
|                                    |              |              | write while this signal is "L" level.                                             |
|                                    |              |              | ●BHE                                                                              |
|                                    |              |              | "L" level is output when an odd-numbered address is                               |
|                                    |              |              | accessed.                                                                         |
|                                    |              |              | ●ALE                                                                              |
|                                    |              |              | This is used to obtain only the address from address                              |
|                                    |              |              | _                                                                                 |
|                                    |              |              | and data multiplex signals.   HLDA                                                |
|                                    |              |              |                                                                                   |
|                                    |              |              | This is the signal to externally indicate the state when                          |
|                                    |              |              | the microcomputer is in Hold state.                                               |
|                                    |              |              | "L" level is output during Hold state.                                            |

<sup>\*</sup>: The 7703 Group does not have the P3 $_3$ /HLDA pin.

#### 1.3 Pin description

Table 1.3.3 Pin description (3)

| Pin       | Name        | Input/Output | Functions                                                                   |
|-----------|-------------|--------------|-----------------------------------------------------------------------------|
| P40-P47*  | I/O port P4 | I/O          | [Single-chip mode]                                                          |
|           |             |              | Port P4 is an 8-bit I/O port with the same function as                      |
|           |             |              | P0. P4 <sub>2</sub> can be programmed as the clock $\phi_1$ output pin.     |
| HOLD,     |             | Input        | [Memory expansion mode]                                                     |
| RDY,      |             | Input        | P4 <sub>0</sub> functions as the HOLD input pin, P4 <sub>1</sub> as the RDY |
| P42-P47*  |             | I/O          | input pin. The microcomputer is in Hold state while "L"                     |
|           |             |              | level is input to the HOLD pin.                                             |
|           |             |              | The microcomputer is in Ready state while "L" level is                      |
|           |             |              | input to the RDY pin.                                                       |
|           |             |              | P42-P47 function as I/O ports with the same functions                       |
|           |             |              | as P0.                                                                      |
|           |             |              | P42 can be programmed for the clock $\phi_1$ output pin.                    |
| HOLD,     |             | Input        | [Microprocessor mode]                                                       |
| RDY,      |             | Input        | P4 <sub>0</sub> functions as the HOLD input pin, P4 <sub>1</sub> as the RDY |
| $\phi$ 1, |             | Output       | input pin. P4 $_2$ always functions as the clock $\phi_1$ output            |
| P43-P47*  |             | I/O          | pin.                                                                        |
|           |             |              | P43-P47 function as I/O ports with the same functions                       |
|           |             |              | as P0.                                                                      |
| P50-P57   | I/O port P5 | I/O          | Port P5 is an 8-bit I/O port with the same function as                      |
|           |             |              | P0. These pins can be programmed as I/O pins for                            |
|           |             | 4            | Timers A0-A3.                                                               |
| P60-P67*  | I/O port P6 | I/O          | Port P6 is an 8-bit I/O port with the same function as                      |
|           |             |              | P0. These pins can be programmed as I/O pins for                            |
|           |             | 0            | Timer A4, input pins for external interrupt and input                       |
|           |             |              | pins for Timers B0-B2.                                                      |
| P70-P77*  | I/O port P7 | 1/0          | Port P7 is an 8-bit I/O port with the same function as                      |
|           |             |              | P0. These pins can be programmed as input pins for                          |
|           |             |              | A-D converter.                                                              |
| P80-P87*  | I/O port P8 | I/O          | Port P8 is an 8-bit I/O port with the same function as                      |
|           |             |              | P0. These pins can be programmed as I/O pins for                            |
|           |             |              | Serial I/O.                                                                 |

<sup>\*:</sup> The 7703 Group does not have the P43-P46, P60, P61, P66, P67, P73-P76, P84, and P85 pins.

#### 1.3 Pin description

#### 1.3.1 Example for processing unused pins

Examples for processing unused pins are described below. These descriptions are just examples. <u>The user shall modify them according to the user's actual application and test them.</u>

#### (1) In single-chip mode

Table 1.3.4 Example for processing unused pins in single-chip mode

| Pin name                      | Example of processing                                |
|-------------------------------|------------------------------------------------------|
| Ports P0 to P8                | Set for input mode and connect these pins to Vcc or  |
|                               | Vss via a resistor; or set for output mode and leave |
|                               | these pins open. (Notes 1, 3)                        |
| Ē                             | Leave it open.                                       |
| Xout (Note 2)                 |                                                      |
| AVcc                          | Connect this pin to Vcc.                             |
| AVss, V <sub>REF</sub> , BYTE | Connect these pins to Vss.                           |

**Notes 1:** When setting these ports to the output mode and leave them open, they remain set to the input mode until they are switched to the output mode by software after reset. While ports remain set to the input mode, consequently, voltage levels of pins are unstable, and a power source current can increase.

The contents of the direction register can be changed by noise or a program runaway generated by noise. To improve its reliability, we recommend to periodically set the contents of the direction register by software.

When processing unused pins, use the possible shortest wiring (within 20 mm from the microcomputer).

- 2: This applies when a clock externally generated is input to the X<sub>IN</sub> pin.
- 3: In the 7703 Group, the following ports does not have the corresponding pins and have only the direction registers. Fix the bit of these direction registers to "1" (output mode).

•Ports P3<sub>3</sub>, P4<sub>3</sub>–P4<sub>6</sub>, P6<sub>0</sub>, P6<sub>1</sub>, P6<sub>6</sub>, P6<sub>7</sub>, P7<sub>3</sub>–P7<sub>6</sub>, P8<sub>4</sub>, P8<sub>5</sub>



Fig. 1.3.1 Example for processing unused pins in single-chip mode

#### 1.3 Pin description

#### (2) In memory expansion mode

Table 1.3.5 Example for processing unused pins in memory expansion mode

| Pin name                                            | Example of processing                                |  |  |  |  |  |  |
|-----------------------------------------------------|------------------------------------------------------|--|--|--|--|--|--|
| Ports P4 <sub>2</sub> to P4 <sub>7</sub> , P5 to P8 | Set for input mode and connect these pins to Vcc or  |  |  |  |  |  |  |
|                                                     | Vss via a resistor; or set for output mode and leave |  |  |  |  |  |  |
|                                                     | these pins open. (Notes 1, 6, 7)                     |  |  |  |  |  |  |
| BHE (Note 2)                                        | Leave them open. (Note 4)                            |  |  |  |  |  |  |
| ALE (Note 3)                                        |                                                      |  |  |  |  |  |  |
| HLDA (Note 6)                                       |                                                      |  |  |  |  |  |  |
| Xout (Note 5)                                       | Leave it open.                                       |  |  |  |  |  |  |
| HOLD, RDY (Note 8)                                  | Connect these pins to Vcc via a resistor (pull-up).  |  |  |  |  |  |  |
| AVcc                                                | Connect this pin to Vcc.                             |  |  |  |  |  |  |
| AVSS, VREF                                          | Connect these pins to Vss.                           |  |  |  |  |  |  |

**Notes 1:** When setting these ports to the output mode and leave them open, they remain set to the input mode until they are switched to the output mode by software after reset. While ports remain set to the input mode, consequently, voltage levels of pins are unstable, and a power source current can increase. The contents of the direction register can be changed by noise or a program runaway generated by noise. To improve its reliability, we recommend to periodically set the contents of the direction register by software.

When processing unused pins, use the possible shortest wiring (within 20 mm from the microcomputer).

- 2: This applies when "H" level is input to the BYTE pin.
- 3: This applies when "H" level is input to the BYTE pin and the access space is 64 Kbytes.
- **4:** When supplying Vss level to the CNVss pin, these pins remain set to the input mode until they are switched to the output mode by software after reset. While pins remain set to the input mode, consequently, voltage levels of pins are unstable, and a power source current can increase.
- 5: This applies when a clock externally generated is input to the X<sub>IN</sub> pin.
- **6:** In the 7703 Group, the following ports does not have the corresponding pins and have only the direction registers. Fix the bit of these direction registers to "1" (output mode).
  - •Ports P43-P46, P60, P61, P66, P67, P73-P76, P84, P85

There is not the HLDA pin.

- 7: Set the P4 $_2/\phi_1$  pin to the P4 $_2$  function (clock  $\phi_1$  output disabled), and perform the same processing as ports P4 $_3$ -P4 $_7$ , P5-P8.
- 8: When processing unused pins, use the possible shortest wiring (within 20 mm from the microcomputer).



Fig. 1.3.2 Example for processing unused pins in memory expansion mode

#### (3) In microprocessor mode

Table 1.3.6 Example for processing unused pins in microprocessor mode

| Pin name                                            | Example of processing  Set for input mode and connect these pins to Vcc or |  |  |  |  |  |  |
|-----------------------------------------------------|----------------------------------------------------------------------------|--|--|--|--|--|--|
| Ports P4 <sub>3</sub> to P4 <sub>7</sub> , P5 to P8 |                                                                            |  |  |  |  |  |  |
|                                                     | Vss via a resistor; or set for output mode and leave                       |  |  |  |  |  |  |
|                                                     | these pins open. (Notes 1, 6)                                              |  |  |  |  |  |  |
| BHE (Note 2)                                        | Leave it open. (Note 4)                                                    |  |  |  |  |  |  |
| ALE (Note 3)                                        |                                                                            |  |  |  |  |  |  |
| HLDA, $\phi_1$ (Note 6)                             |                                                                            |  |  |  |  |  |  |
| Xout (Note 5)                                       | Leave it open.                                                             |  |  |  |  |  |  |
| HOLD, RDY (Note 7)                                  | Connect these pins to Vcc via a resistor (pull-up).                        |  |  |  |  |  |  |
| AVcc                                                | Connect this pin to Vcc.                                                   |  |  |  |  |  |  |
| AVSS, VREF                                          | Connect these pins to Vss.                                                 |  |  |  |  |  |  |

**Notes 1:** When setting these ports to the output mode and leave them open, they remain set to the input mode until they are switched to the output mode by software after reset. While ports remain set to the input mode, consequently, voltage levels of pins are unstable, and a power source current can increase.

The contents of the direction register can be changed by noise or a program runaway generated by noise. To improve its reliability, we recommend to periodically set the contents of the direction register by software.

When processing unused pins, use the possible shortest wiring (within 20 mm from the microcomputer).

- 2: This applies when "H" level is input to the BYTE pin.
- 3: This applies when "H" level is input to the BYTE pin and the access space is 64 Kbytes.
- **4:** When supplying Vss level to the CNVss pin, these pins remain set to the input mode until they are switched to the output mode by software after reset. While pins remain set to the input mode, consequently, voltage levels of pins are unstable, and a power source current can increase.
- 5: This applies when a clock externally generated is input to the X<sub>IN</sub> pin.
- **6:** In the 7703 Group, the following ports does not have the corresponding pins and have only the direction registers. Fix the bit of these direction registers to "1" (output mode).
  - •Ports P43-P46, P60, P61, P66, P67, P73-P76, P84, P85

There is not the HLDA pin.

7: When processing unused pins, use the possible shortest wiring (within 20 mm from the microcomputer).



Fig. 1.3.3 Example for processing unused pins in microprocessor mode

#### 1.4 Block diagram

#### 1.4 Block diagram

Figure 1.4.1 shows the M37702 block diagram.



Fig. 1.4.1 M37702 block diagram

### CHAPTER 2

# CENTRAL PROCESSING UNIT (CPU)

- 2.1 Central processing unit
- 2.2 Bus interface unit
- 2.3 Access space
- 2.4 Memory assignment
- 2.5 Processor modes

#### 2.1 Central processing unit

#### 2.1 Central processing unit

The CPU (Central Processing Unit) has the ten registers as shown in Figure 2.1.1.



Fig. 2.1.1 CPU registers structure

2.1 Central processing unit

#### 2.1.1 Accumulator (Acc)

Accumulators A and B are available.

#### (1) Accumulator A (A)

Accumulator A is the main register of the microcomputer. The transaction of data such as calculation, data transfer, and input/output are performed mainly through accumulator A. It consists of 16 bits, and the low-order 8 bits can also be used separately. The data length flag (m) determines whether the register is used as a 16-bit register or as an 8-bit register. Flag m is a part of the processor status register which is described later. When an 8-bit register is selected, only the low-order 8 bits of accumulator A are used and the contents of the high-order 8 bits is unchanged.

#### (2) Accumulator B (B)

Accumulator B is a 16-bit register with the same function as accumulator A. Accumulator B can be used instead of accumulator A. The use of accumulator B, however except for some instructions, requires more instruction bytes and execution cycles than that of accumulator A. Accumulator B is also controlled by the data length flag (m) just as in accumulator A.

#### 2.1.2 Index register X (X)

Index register X consists of 16 bits and the low-order 8 bits can also be used separately. The index register length flag (x) determines whether the register is used as a 16-bit register or as an 8-bit register. Flag x is a part of the processor status register which is described later. When an 8-bit register is selected, only the low-order 8 bits of index register X are used and the contents of the high-order 8 bits is unchanged. In an addressing mode in which index register X is used as an index register, the address obtained by adding the contents of this register to the operand's contents is accessed.

In the MVP or MVN instruction, a block transfer instruction, the contents of index register X indicates the low-order 16 bits of the source address. The third byte of the instruction is the high-order 8 bits of the source address.

Note: Refer to "7700 Family Software Manual" for addressing modes.

#### 2.1.3 Index register Y (Y)

Index register Y is a 16-bit register with the same function as index register X. Just as in index register X, the index register length flag (x) determines whether this register is used as a 16-bit register or as an 8-bit register.

In the MVP or MVN instruction, a block transfer instruction, the contents of index register Y indicate the low-order 16 bits of the destination address. The second byte of the instruction is the high-order 8 bits of the destination address.

#### 2.1 Central processing unit

#### 2.1.4 Stack pointer (S)

The stack pointer (S) is a 16-bit register. It is used for a subroutine call or an interrupt. It is also used when addressing modes using the stack are executed. The contents of S indicate an address (stack area) for storing registers during subroutine calls and interrupts. Bank 016 is specified for the stack area. (Refer to "2.1.6 Program bank register (PG).")

When an interrupt request is accepted, the microcomputer stores the contents of the program bank register (PG) at the address indicated by the contents of S and decrements the contents of S by 1. Then the contents of the program counter (PC) and the processor status register (PS) are stored. The contents of S after accepting an interrupt request is equal to the contents of S decremented by 5 before the accepting of the interrupt request. (Refer to Figure 2.1.2.)

When completing the process in the interrupt routine and returning to the original routine, the contents of registers stored in the stack area are restored into the original registers in the reverse sequence ( $PS \rightarrow PC \rightarrow PG$ ) by executing the **RTI** instruction. The contents of S is returned to the state before accepting an interrupt request.

The same operation is performed during a subroutine call, however, the contents of PS is not automatically stored. (The contents of PG may not be stored. This depends on the addressing mode.)

The user should store registers other than those described above with software when the user needs them during interrupts or subroutine calls.

Additionally, initialize S at the beginning of the program because its contents are undefined at reset. The stack area changes when subroutines are nested or when multiple interrupt requests are accepted. Therefore, make sure of the subroutine's nesting depth not to destroy the necessary data.

Note: Refer to "7700 Family Software Manual" for addressing modes.



Fig. 2.1.2 Stored registers of the stack area

2.1 Central processing unit

#### 2.1.5 Program counter (PC)

The program counter is a 16-bit counter that indicates the low-order 16 bits of the address (24 bits) at which an instruction to be executed next (in other words, an instruction to be read out from an instruction queue buffer next) is stored. The contents of the high-order program counter ( $PC_{L}$ ) becomes " $FE_{16}$ " at reset. The contents of the program counter becomes the contents of the reset's vector address (addresses  $FFFE_{16}$ ,  $FFFF_{16}$ ) immediately after reset.

Figure 2.1.3 shows the program counter and the program bank register.



Fig. 2.1.3 Program counter and program bank register

#### 2.1.6 Program bank register (PG)

The program bank register is an 8-bit register. This register indicates the high-order 8 bits of the address (24 bits) at which an instruction to be executed next (in other words, an instruction to be read out from an instruction queue buffer next) is stored. These 8 bits are called bank.

When a carry occurs after adding the contents of the program counter or adding the offset value to the contents of the program counter in the branch instruction and others, the contents of the program bank register is automatically incremented by 1. When a borrow occurs after subtracting the contents of the program counter, the contents of the program bank register is automatically decremented by 1. Accordingly, there is no need to consider bank boundaries in programming, usually.

In the single-chip mode, make sure to prevent the program bank register from being set to the value other than "0016" by executing the branch instructions and others. It is because the access space of the single-chip mode is the internal area within the bank  $0_{16}$ .

This register is cleared to "0016" at reset.

#### 2.1 Central processing unit

#### 2.1.7 Data bank register (DT)

The data bank register is an 8-bit register. In the following addressing modes using the data bank register, the contents of this register is used as the high-order 8 bits (bank) of a 24-bit address to be accessed. Use the **LDT** instruction to set a value to this register.

In the single-chip mode, make sure to fix this register to " $00_{16}$ ". It is because the access space of the single-chip mode is the internal area within the bank  $0_{16}$ .

This register is cleared to "0016" at reset.

- Addressing modes using data bank register
  - Direct indirect
  - Direct indexed X indirect
  - Direct indirect indexed Y
  - Absolute
  - Absolute bit
  - Absolute indexed X
  - •Absolute indexed Y
  - •Absolute bit relative
  - Stack pointer relative indirect indexed Y

#### 2.1.8 Direct page register (DPR)

The direct page register is a 16-bit register. The contents of this register indicate the direct page area which is allocated in bank 0<sub>16</sub> or in the space across banks 0<sub>16</sub> and 1<sub>16</sub>. The following addressing modes use the direct page register.

The contents of the direct page register indicate the base address (the lowest address) of the direct page area. The space which extends to 256 bytes above that address is specified as a direct page.

The direct page register can contain a value from "000016" to "FFFF16." When it contains a value equal to or more than "FF0116," the direct page area spans the space across banks 016 and 116.

When the contents of low-order 8 bits of the direct page register is "00<sub>16</sub>," the number of cycles required to generate an address is 1 cycle smaller than the number when its contents are not "00<sub>16</sub>." Accordingly, the access efficiency can be enhanced in this case.

This register is cleared to "000016" at reset.

Figure 2.1.4 shows a setting example of the direct page area.

- Addressing modes using direct page register
  - Direct
  - Direct bit
  - Direct indexed X
  - •Direct indexed Y
  - Direct indirect
  - Direct indexed X indirect
  - •Direct indirect indexed Y
  - Direct indirect long
  - •Direct indirect long indexed Y
  - Direct bit relative

2.1 Central processing unit



Fig. 2.1.4 Setting example of direct page area

#### 2.1 Central processing unit

#### 2.1.9 Processor status register (PS)

The processor status register is an 11-bit register.

Figure 2.1.5 shows the structure of the processor status register.

| b15 | b14 | b13 | b12 | b11 | b10 | b9  | b8 | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | D                             |
|-----|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|-------------------------------|
| 0   | 0   | 0   | 0   | 0   |     | IPL |    | N  | V  | m  | Х  | D  | I  | Z  | С  | Processor staus register (PS) |

Note: "0" is always read from each of bits 15-11.

Fig. 2.1.5 Processor status register structure

#### (1) Bit 0: Carry flag (C)

It retains a carry or a borrow generated in the arithmetic and logic unit (ALU) during an arithmetic operation. This flag is also affected by shift and rotate instructions. When the **BCC** or **BCS** instruction is executed, this flag's contents determine whether the program causes a branch or not.

Use the SEC or SEP instruction to set this flag to "1," and use the CLC or CLP instruction to clear it to "0."

#### (2) Bit 1: Zero flag (Z)

It is set to "1" when a result of an arithmetic operation or data transfer is "0," and cleared to "0" when otherwise. When the **BNE** or **BEQ** instruction is executed, this flag's contents determine whether the program causes a branch or not.

Use the SEP instruction to set this flag to "1," and use the CLP instruction to clear it to "0."

Note: This flag is invalid in the decimal mode addition (the ADC instruction).

#### (3) Bit 2: Interrupt disable flag (I)

It disables all maskable interrupts (interrupts other than watchdog timer, the **BRK** instruction, and zero division). Interrupts are disabled when this flag is "1." When an interrupt request is accepted, this flag is automatically set to "1" to avoid multiple interrupts. Use the **SEI** or **SEP** instruction to set this flag to "1," and use the **CLI** or **CLP** instruction to clear it to "0." This flag is set to "1" at reset.

#### (4) Bit 3: Decimal mode flag (D)

It determines whether addition and subtraction are performed in binary or decimal. Binary arithmetic is performed when this flag is "0." When it is "1," decimal arithmetic is performed with each word treated as two or four digits decimal (determined by the data length flag). Decimal adjust is automatically performed. Decimal operation is possible only with the **ADC** and **SBC** instructions. Use the **SEP** instruction to set this flag to "1," and use the **CLP** instruction to clear it to "0." This flag is cleared to "0" at reset.

#### (5) Bit 4: Index register length flag (x)

It determines whether each of index register X and index register Y is used as a 16-bit register or an 8-bit register. That register is used as a 16-bit register when this flag is "0," and as an 8-bit register when it is "1." Use the **SEP** instruction to set this flag to "1," and use the **CLP** instruction to clear it to "0." This flag is cleared to "0" at reset.

Note: When transferring data between registers which are different in bit length, the data is transferred with the length of the destination register, but except for the TXA, TYA, TXB, TYB and TXS instructions. Refer to "7700 Family Software Manual" for details.

#### 2.1 Central processing unit

#### (6) Bit 5: Data length flag (m)

It determines whether to use a data as a 16-bit unit or as an 8-bit unit. A data is treated as a 16-bit unit when this flag is "0," and as an 8-bit unit when it is "1."

Use the **SEM** or **SEP** instruction to set this flag to "1," and use the **CLM** or **CLP** instruction to clear it to "0." This flag is cleared to "0" at reset.

Note: When transferring data between registers which are different in bit length, the data is transferred with the length of the destination register, but except for the TXA, TYA, TXB, TYB and TXS instructions. Refer to "7700 Family Software Manual" for details.

#### (7) Bit 6: Overflow flag (V)

It is used when adding or subtracting with a word regarded as signed binary. When the data length flag (m) is "0," the overflow flag is set to "1" when the result of addition or subtraction exceeds the range between -32768 and +32767, and cleared to "0" in all other cases. When the data length flag (m) is "1," the overflow flag is set to "1" when the result of addition or subtraction exceeds the range between -128 and +127, and cleared to "0" in all other cases.

The overflow flag is also set to "1" when a result of division exceeds the register length to be stored in the **DIV** instruction, a division instruction.

When the **BVC** or **BVS** instruction is executed, this flag's contents determine whether the program causes a branch or not.

Use the SEP instruction to set this flag to "1," and use the CLV or CLP instruction to clear it to "0."

Note: This flag is invalid in the decimal mode.

#### (8) Bit 7: Negative flag (N)

It is set to "1" when a result of arithmetic operation or data transfer is negative. (Bit 15 of the result is "1" when the data length flag (m) is "0," or bit 7 of the result is "1" when the data length flag (m) is "1.") It is cleared to "0" in all other cases. When the **BPL** or **BMI** instruction is executed, this flag determines whether the program causes a branch or not. Use the **SEP** instruction to set this flag to "1," and use the **CLP** instruction to clear it to "0."

Note: This flag is invalid in the decimal mode.

#### (9) Bits 10 to 8: Processor interrupt priority level (IPL)

These three bits can determine the processor interrupt priority level to one of levels 0 to 7. The interrupt is enabled when the interrupt priority level of a required interrupt, which is set in each interrupt control register, is higher than IPL. When an interrupt request is accepted, IPL is stored in the stack area, and IPL is replaced by the interrupt priority level of the accepted interrupt request. There are no instruction to directly set or clear the bits of IPL. IPL can be changed by storing the new IPL into the stack area and updating the processor status register with the **PUL** or **PLP** instruction. The contents of IPL is cleared to "0002" at reset.

#### 2.2 Bus interface unit

#### 2.2 Bus interface unit

A bus interface unit (BIU) is built-in between the central processing unit (CPU) and memory•I/O devices. BIU's function and operation are described below.

When externally connecting devices, refer to "Chapter 12. CONNECTION WITH EXTERNAL DEVICES."

#### 2.2.1 Overview

Transfer operation between the CPU and memory•I/O devices is always performed via the BIU. Figure 2.2.1 shows the bus and bus interface unit (BIU).

- ① The BIU reads an instruction from the memory before the CPU executes it.
- ② When the CPU reads data from the memory I/O device, the CPU first specifies the address from which data is read to the BIU. The BIU reads data from the specified address and passes it to the CPU.
- ③ When the CPU writes data to the memory I/O device, the CPU first specifies the address to which data is written to the BIU and write data. The BIU writes the data to the specified address.
- To perform the above operations ① to ③, the BIU inputs and outputs the control signals, and control the bus.

#### 2.2 Bus interface unit



Fig. 2.2.1 Bus and bus interface unit (BIU)

#### 2.2 Bus interface unit

#### 2.2.2 Functions of bus interface unit (BIU)

The bus interface unit (BIU) consists of four registers shown in Figure 2.2.2. Table 2.2.1 lists the functions of each register.



Fig. 2.2.2 Register structure of bus interface unit (BIU)

Table 2.2.1 Functions of each register

| Name                     | Functions                                                                      |
|--------------------------|--------------------------------------------------------------------------------|
| Program address register | Indicates the storage address for the instruction which is next taken into the |
|                          | instruction queue buffer.                                                      |
| Instruction queue buffer | Temporarily stores the instruction which has been taken in.                    |
| Data address register    | Indicates the address for the data which is next read from or written to.      |
| Data buffer              | Temporarily stores the data which is read from the memory•I/O device by the    |
|                          | BIU or which is written to the memory•I/O device by the CPU.                   |

2.2 Bus interface unit

The CPU and the bus send or receive data via BIU because each operates based on different clocks (Note). The BIU allows the CPU to operate at high speed without waiting for access to the memory•I/O devices that require a long access time.

The BIU's functions are described bellow.

**Note:** The CPU operates based on  $\phi$ CPU. The period of  $\phi$ CPU is normally the same as that of the internal clock  $\phi$ . The internal bus operates based on the  $\overline{E}$  signal. The period of the  $\overline{E}$  signal is twice that of the internal clock  $\phi$  at a minimum.

#### (1) Reading out instruction (Instruction prefetch)

When the CPU does not require to read or write data, that is, when the bus is not in use, the BIU reads instructions from the memory and stores them in the instruction queue buffer. This is called instruction prefetch.

The CPU reads instructions from the instruction queue buffer and executes them, so that the CPU can operate at high speed without waiting for access to the memory which requires a long access time.

When the instruction queue buffer becomes empty or contains only 1 byte of an instruction, the BIU performs instruction prefetch. The instruction queue buffer can store instructions up to 3 bytes.

The contents of the instruction queue buffer is initialized when a branch or jump instruction is executed, and the BIU reads a new instruction from the destination address.

When instructions in the instruction queue buffer are insufficient for the CPU's needs, the BIU extends the pulse duration of clock  $\phi$ CPU in order to keep the CPU waiting until the BIU fetches the required number of instructions or more.

#### (2) Reading data from memory•I/O device

The CPU specifies the storage address of data to be read to the BIU's data address register, and requires data. The CPU waits until data is ready in the BIU.

The BIU outputs the address received from the CPU onto the address bus, reads contents at the specified address, and takes it into the data buffer.

The CPU continues processing, using data in the data buffer.

However, if the BIU uses the bus for instruction prefetch when the CPU requires to read data, the BIU keeps the CPU waiting.

#### (3) Writing data to memory•I/O device

The CPU specifies the address of data to be written to the BIU's data address register. Then, the CPU writes data into the data buffer. The BIU outputs the address received from the CPU onto the address bus and writes data in the data buffer into the specified address.

The CPU advances to the next processing without waiting for completion of BIU's write operation. However, if the BIU uses the bus for instruction prefetch when the CPU requires to write data, the BIU keeps the CPU waiting.

#### (4) Bus control

To perform the above operations (1) to (3), the BIU inputs and outputs the control signals, and controls the address bus and the data bus. The cycle in which the BIU controls the bus and accesses the memory•I/O device is called the bus cycle.

Refer to "Chapter 12. CONNECTION WITH EXTERNAL DEVICES" about the bus cycle at accessing the external devices.

#### 2.2 Bus interface unit

#### 2.2.3 Operation of bus interface unit (BIU)

Figure 2.2.3 shows the basic operating waveforms of the bus interface unit (BIU).

About signals which are input/output externally when accessing external devices, refer to "Chapter 12. CONNECTION WITH EXTERNAL DEVICES."

#### (1) When fetching instructions into the instruction queue buffer

- ① When the instruction which is next fetched is located at an even address, the BIU fetches 2 bytes at a time with the timing of waveform (a). However, when accessing an external device which is connected with the 8-bit external data bus width (BYTE = "H"), only 1 byte is fetched.
- ② When the instruction which is next fetched is located at an odd address, the BIU fetches only 1 byte with the timing of waveform (a). The contents at the even address are not taken.

#### (2) When reading or writing data to and from the memory•I/O device

- ① When accessing a 16-bit data which begins at an even address, waveform (a) is applied. The 16 bits of data are accessed at a time.
- When accessing a 16-bit data which begins at an odd address, waveform (b) is applied. The 16 bits of data are accessed separately in 2 operations, 8 bits at a time. Invalid data is not fetched into the data buffer.
- 3 When accessing an 8-bit data at an even address, waveform (a) is applied. The data at the odd address is not fetched into the data buffer.
- 4 When accessing an 8-bit data at an odd address, waveform (a) is applied. The data at the even address is not fetched into the data buffer.

For instructions that are affected by the data length flag (m) and the index register length flag (x), operation 1 or 2 is applied when flag m or x = "0"; operation 3 or 4 is applied when flag m or x = "1."

2.2 Bus interface unit



Fig. 2.2.3 Basic operating waveforms of bus interface unit (BIU)

#### 2.3 Access space

#### 2.3 Access space

Figure 2.3.1 shows the M37702's access space.

By combination of the program counter (PC), which is 16 bits of structure, and the program bank register (PG), a 16-Mbyte space from addresses 00000016 to FFFFFF16 can be accessed. For details about access of an external area, refer to "Chapter 12. CONNECTION WITH EXTERNAL DEVICES."

The memory and I/O devices are allocated in the same access space. Accordingly, it is possible to perform transfer and arithmetic operations using the same instructions without discrimination of the memory from I/O devices.



Fig. 2.3.1 M37702's access space

2.3 Access space

#### 2.3.1 Banks

The access space is divided in units of 64 Kbytes. This unit is called "bank." The high-order 8 bits of address (24 bits) indicate a bank, which is specified by the program bank register (PG) or data bank register (DT). Each bank can be accessed efficiently by using an addressing mode that uses the data bank register (DT).

If the program counter (PC) overflows at a bank boundary, the contents of the program bank register (PG) is incremented by 1. If a borrow occurs in the program counter (PC) as a result of subtraction, the contents of the program bank register (PG) is decremented by 1. Normally, accordingly, the user can program without concern for bank boundaries.

SFR (Special Function Register), internal RAM, and internal ROM are assigned in bank 016. For details, refer to section "2.4 Memory assignment."

#### 2.3.2 Direct page

A 256-byte space specified by the direct page register (DPR) is called "direct page." A direct page is specified by setting the base address (the lowest address) of the area to be specified as a direct page into the direct page register (DPR).

By using a direct page addressing mode, a direct page can be accessed with less instruction cycles than A." otherwise.

Note: Refer also to section "2.1 Central processing unit."

#### 2.4 Memory assignment

#### 2.4 Memory assignment

This section describes the internal area's memory assignment. For more information about the external area, refer also to section "2.5 Processor modes."

#### 2.4.1 Memory assignment in internal area

area, and internal RAM area."

SFR (Special Function Register), internal RAM, and internal ROM are assigned in the internal area. Figure 2.4.1 shows the internal area's memory assignment.

#### (1) SFR area

The registers for setting internal peripheral devices are assigned at addresses 0<sub>16</sub> to 7F<sub>16</sub>. This area is called SFR (Special Function Register). Figure 2.4.2 shows the SFR area's memory assignment. For each register in the SFR area, refer to each functional description in this manual. For the state of the SFR area immediately after a reset, refer to section "13.1.2 State of CPU, SFR

#### (2) Internal RAM area

The M37702M2BXXXFP (See **Note**) assigns the 512-byte static RAM at addresses 80<sub>16</sub> to 27F<sub>16</sub>. The internal RAM area is used as a stack area, as well as an area to store data. Accordingly, note that set the nesting depth of a subroutine and multiple interrupts' level not to destroy the necessary data.

#### (3) Internal ROM area

The M37702M2BXXXFP (See **Note**) assigns the 16-Kbyte mask RAM at addresses C000<sub>16</sub> to FFFF<sub>16</sub>. Its addresses FFD6<sub>16</sub> to FFFF<sub>16</sub> are the vector addresses, which are called the interrupt vector table, for reset and interrupts. In the microprocessor mode and the external ROM version where use of the internal ROM area is inhibited, assign a ROM at addresses FFD6<sub>16</sub> to FFFF<sub>16</sub>.

Note: Refer to "Appendix 1. Memory assignment" for other products.

2.4 Memory assignment



Fig. 2.4.1 Internal area's memory assignment

# 2.4 Memory assignment

| Addres | SS                                           | Addres | S                                         |
|--------|----------------------------------------------|--------|-------------------------------------------|
| 016    |                                              | 4016   | Count start register                      |
| 116    |                                              | 4116   |                                           |
| 216    | Port P0 register                             | 4216   | One-shot start register                   |
| 316    | Port P1 register                             | 4316   | <u> </u>                                  |
| 416    | Port P0 direction register                   | 4416   | Up-down register                          |
| 516    | Port P1 direction register                   | 4516   | op down regioter                          |
|        |                                              |        |                                           |
| 616    | Port P2 register                             | 4616   | Timer A0 register                         |
| 716    | Port P3 register                             | 4716   |                                           |
| 816    | Port P2 direction register                   | 4816   | Timer A1 register                         |
| 916    | Port P3 direction register                   | 4916   |                                           |
| A16    | Port P4 register                             | 4A16   | Timer A2 register                         |
| B16    | Port P5 register                             | 4B16   |                                           |
| C16    | Port P4 direction register                   | 4C16   | Timer A3 register                         |
| D16    | Port P5 direction register                   | 4D16   | Timer Ao register                         |
| E16    | Port P6 register                             | 4E16   | Time and Advantage                        |
| F16    | Port P7 register                             | 4F16   | Timer A4 register                         |
| 1016   | Port P6 direction register                   | 5016   |                                           |
|        | Port P7 direction register                   | 5116   | Timer B0 register                         |
| 1116   |                                              |        |                                           |
| 1216   | Port P8 register                             | 5216   | Timer B1 register                         |
| 1316   | P. (Bo li di                                 | 5316   |                                           |
| 1416   | Port P8 direction register                   | 5416   | Timer B2 register                         |
| 1516   |                                              | 5516   |                                           |
| 1616   |                                              | 5616   | Timer A0 mode register                    |
| 1716   |                                              | 5716   | Timer A1 mode register                    |
| 1816   |                                              | 5816   | Timer A2 mode register                    |
| 1916   |                                              | 5916   | Timer A3 mode register                    |
| 1A16   |                                              | 5A16   | Timer A4 mode register                    |
| 1B16   |                                              | 5B16   | Timer B0 mode register                    |
|        |                                              |        | Timer B1 mode register                    |
| 1C16   |                                              | 5C16   |                                           |
| 1D16   |                                              | 5D16   | Timer B2 mode register                    |
| 1E16   | A-D control register                         | 5E16   | Processor mode register                   |
| 1F16   | A-D sweep pin select register                | 5F16   |                                           |
| 2016   | A-D register 0                               | 6016   | Watchdog timer register                   |
| 2116   |                                              | 6116   | Watchdog timer frequency select register  |
| 2216   | A-D register 1                               | 6216   |                                           |
| 2316   |                                              | 6316   |                                           |
| 2416   | A-D register 2                               | 6416   |                                           |
| 2516   |                                              | 6516   |                                           |
| 2616   | A-D register 3                               | 6616   |                                           |
| 2716   | The segment of                               | 6716   |                                           |
|        | A-D register 4                               |        |                                           |
| 2816   | rogiotor r                                   | 6816   |                                           |
| 2916   | A D register 5                               | 6916   |                                           |
| 2A16   | A-D register 5                               | 6A16   |                                           |
| 2B16   |                                              | 6B16   |                                           |
| 2C16   | A-D register 6                               | 6C16   |                                           |
| 2D16   |                                              | 6D16   |                                           |
| 2E16   | A-D register 7                               | 6E16   |                                           |
| 2F16   |                                              | 6F16   |                                           |
| 3016   | UART0 transmit/receive mode register         | 7016   | A-D conversion interrupt control register |
| 3116   | UART0 baud rate register (BRG0)              | 7116   | UART0 transmit interrupt control register |
|        | 2 Sada rata regiotor (Bricor)                | 7116   |                                           |
| 3216   | UART0 transmit buffer register               |        | UART0 receive interrupt control register  |
| 3316   |                                              | 7316   | UART1 transmit interrupt control register |
| 3416   | UART0 transmit/receive control register 0    | 7416   | UART1 receive interrupt control register  |
| 3516   | UART0 transmit/receive control register 1    | 7516   | Timer A0 interrupt control register       |
| 3616   | UART0 receive buffer register                | 7616   | Timer A1 interrupt control register       |
| 3716   | CARTO TECEIVE DUITEI TEGISTEI                | 7716   | Timer A2 interrupt control register       |
| 3816   | UART1 transmit/receive mode register         | 7816   | Timer A3 interrupt control register       |
| 3916   | UART1 baud rate register (BRG1)              | 7916   | Timer A4 interrupt control register       |
| 3A16   |                                              | 7A16   | Timer B0 interrupt control register       |
| 3B16   | UART1 transmit buffer register               | 7B16   |                                           |
|        | LIABET 1 transmit/receive control register 0 |        | Timer B1 interrupt control register       |
| 3C16   | UART1 transmit/receive control register 0    | 7C16   | Timer B2 interrupt control register       |
| 3D16   | UART1 transmit/receive control register 1    | 7D16   | INTo interrupt control register           |
| 3E16   | UART1 receive buffer register                | 7E16   | INT1 interrupt control register           |
|        |                                              | 7F16   | INT2 interrupt control register           |

Fig. 2.4.2 SFR area's memory map

2.5 Processor modes

#### 2.5 Processor modes

The M37702 can operate in 3 processor modes: single-chip mode, memory expansion mode, and microprocessor mode. Some pins' functions, memory assignment, and access space vary according to the processor modes. This section describes the differences between the processor modes. Figure 2.5.1 shows a memory assignment in each processor mode.



Fig. 2.5.1 Memory assignment in each processor mode for M37702M2BXXXFP

#### 2.5 Processor modes

#### 2.5.1 Single-chip mode

Use this mode when not using external devices. In this mode, ports P0 to P8 function as programmable I/O ports (when using an internal peripheral device, they function as its I/O pins).

In the single-chip mode, only the internal area (SFR, internal RAM, and internal ROM) can be accessed.

#### 2.5.2 Memory expansion and microprocessor modes

Use these modes when connecting devices externally. In these modes, an external device can be connected to any required location in the 16-Mbyte access space. For access to external devices, refer to "Chapter 12. CONNECTION WITH EXTERNAL DEVICES."

The memory expansion and microprocessor modes have the same functions except for the following:

- •In the microprocessor mode, access to the internal ROM area is disabled by force, and the internal ROM area is handled as an external area.
- •In the microprocessor mode, port P42 always functions as the clock  $\phi_1$  output pin.

In the memory expansion and microprocessor modes, P0 to P3, P40, and P41 when the external data bus width is 16 bits function as the I/O pins for the signals required for accessing external devices. Consequently, these pins cannot be used as programmable I/O ports.

If an external device is connected with an area with which the internal area overlaps, when this overlapping area is read, data in the internal area is taken in the CPU, but data in the external area is not taken in. If data is written to an overlapping area, the data is written to the internal area, and a signal is output externally at the same timing as writing to the internal area.

Figure 2.5.2 shows a pin configuration in each processor mode. Table 2.5.1 lists the functions of P0 to P4 in each processor mode.

For the function of each pin, refer to section "1.3 Pin description," "Chapter 3. INPUT/OUTPUT PINS," each descriptions of internal peripheral devices and "Chapter 12. CONNECTION WITH EXTERNAL DEVICES."

2.5 Processor modes



Fig. 2.5.2 Pin configuration in each processor mode (top view)

#### 2.5 Processor modes

Table 2.5.1 Functions of ports P0 to P4 in each processor mode

| Processor<br>modes<br>Pins |                                                   | Memory expansion/Microprocessor mode                                                                                                                                                                                                                                            |
|----------------------------|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P0                         | P: Functions as a programmable I/O port.          | $A_0 - A_7$                                                                                                                                                                                                                                                                     |
| P1                         | P: Functions as a programmable I/O port.          | When external data bus width is 16 bits (BYTE = "L")  \[ \sum_{A_8 - A_{15}} \sum_{D(odd)} \sum_{D(odd)} \]  \[ D \text{ (odd): Data at odd address} \]  When external data bus width is 8 bits (BYTE = "H")  \[ \sum_{A_8 - A_{15}} \sum_{A_8 - A_{15}} \sum_{A_8 - A_{15}} \] |
| P2                         | P: Functions as a programmable I/O port.          | When external data bus width is 16 bits (BYTE = "L")  A <sub>16</sub> - A <sub>23</sub> \ D(even) \ D (even): Data at even address  When external data bus width is 8 bits (BYTE = "H")  A <sub>16</sub> - A <sub>23</sub> \ D \ D: Data                                        |
| P3                         | P: Functions as a programmable I/O port.          | P33                                                                                                                                                                                                                                                                             |
| P4                         | P: Functions as a programmable I/O port. (Note 1) | P43 – P47 P: Functions as a programmable I/O port.  P42                                                                                                                                                                                                                         |

Notes 1: P42 also functions as the clock  $\phi$  1 output pin. (Refer to "Chapter 12. CONNECTION WITH EXTERNAL DEVICES.")

<sup>2:</sup> P4₂ functions as a programmable I/O port in the memory expansion mode, and that functions as the clock  $\phi$  1 output pin by software selection. (Refer to "Chapter 12. CONNECTION WITH EXTERNAL DEVICES.")

<sup>3:</sup> This table lists a switch of pins' functions by switching the processor mode. Refer to the following section about the input/output timing of each signal:

<sup>•&</sup>quot;Chapter 12. CONNECTION WITH EXTERNAL DEVICES."

<sup>•&</sup>quot;Chapter 15. ELECTRICAL CHARACTERISTICS."

<sup>4:</sup> The 7703 group does not have P3<sub>3</sub>/HLDA pin.

2.5 Processor modes

#### 2.5.3 Setting processor modes

The voltage supplied to the CNVss pin and the processor mode bits (bits 1 and 0 at address 5E<sub>16</sub>) set the processor mode.

#### ■When Vss level is supplied to CNVss pin

After a reset, the microcomputer starts operating in the single-chip mode. The processor mode is switched by the processor mode bits after the microcomputer starts operating. When the processor mode bits are set to "012," the microcomputer enters the memory expansion mode; when these bits are set to "102," the microcomputer enters the microprocessor mode.

The processor mode is switched at the rising edge of signal  $\overline{E}$  after writing to the processor mode bits. Figure 2.5.3 shows the timing when pin functions are switched by switching the processor mode from the single-chip mode to the memory expansion or microprocessor mode with the processor mode bits. When the processor mode is switched during the program execution, the contents of the instruction queue buffer is not initialized. (Refer to "Appendix 6. Q & A.")

#### •When Vcc level is supplied to CNVss pin

After a reset, the microcomputer starts operating in the microprocessor mode. In this case, the microcomputer cannot operate in the other modes. (Fix the processor mode bits to "102.")

Table 2.5.2 lists the methods for setting processor modes. Figure 2.5.4 shows the structure of processor mode register (address 5E<sub>16</sub>).



Fig. 2.5.3 Timing when pin functions are switched

#### 2.5 Processor modes

Table 2.5.2 Methods for setting processor modes

| Processor mode        | CNVss pin level    | Processor | mode bits |
|-----------------------|--------------------|-----------|-----------|
|                       |                    | b1        | b0        |
| Single-chip mode      | Vss (0 V) (Note 1) | 0         | 0         |
| Memory expansion mode | Vss (0 V) (Note 1) | 0         | 1         |
| Microprocessor mode   | Vss (0 V) (Note 1) | 1         | 0         |
|                       | Vcc (5 V) (Note 2) |           |           |

- **Notes 1:** The microcomputer starts operating in the single-chip mode after a reset. The microcomputer can be switched to the other processor modes by setting the processor mode bits.
  - 2: The microcomputer starts operating in the microprocessor mode after a reset. The microcomputer cannot operate in the other modes, so that fix the processor mode bits as follows:
    - •b1 = "1" and b0 = "0."



Fig. 2.5.4 Structure of processor mode register

[Precautions when selecting the processor mode]

#### [Precautions when selecting processor mode]

- 1. For the products operating only in the single-chip mode, be sure to set the following:
  - •Connect the CNVss pin with Vss.
  - •Fix the processor mode bits (bits 1 and 0 at address 5E<sub>16</sub>) to "002."
- 2. The external ROM version is only for the microprocessor mode. Accordingly, be sure to set the following:

  •Connect the CNVss pin with Vcc.
  - •Fix the processor mode bits (bits 1 and 0 at address 5E<sub>16</sub>) to "102."
- 3. When using the memory expansion mode or microprocessor mode, be sure to set bits 0 and 1 of the port P4 direction register to "0."

Set the above setting whether using  $P4_0/\overline{HOLD}$  pin as  $\overline{HOLD}$  pin and  $P4_1/\overline{RDY}$  pin as  $\overline{RDY}$  pin. For also the external ROM version, set the above setting. Additionally, it is not need to set the port P0 to P3 direction registers.



[Precautions when selecting the processor mode]

**MEMORANDUM** 



# CHAPTER 3 INPUT/OUTPUT PINS

- 3.1 Programmable I/O ports
- 3.2 I/O pins of internal peripheral devices

#### 3.1 Programmable I/O ports

This chapter describes the programmable I/O ports in the single-chip mode. For P0 to P4, which change their functions according to the processor mode, refer also to the section "2.5 Processor modes" and "Chapter 12. CONNECTION WITH EXTERNAL DEVICES."

P4<sub>2</sub> and P5 to P8 also function as the I/O pins of the internal peripheral devices. For the functions, refer to the section "3.2 I/O pins of internal peripheral devices" and relevant sections of each internal peripheral devices.

#### 7703 Group

The 7703 Group varies with the 7702 Group in the number of pins, pins' assignment and others. Refer to the section "Chapter 20. 7703 GROUP."

#### 3.1 Programmable I/O ports

The 7702 Group has 68 programmable I/O ports, P0 to P8.

The programmable I/O ports have direction registers and port registers in the SFR area. Figure 3.1.1 shows the memory map of direction registers and port registers.



Fig. 3.1.1 Memory map of direction registers and port registers

#### 3.1 Programmable I/O ports

#### 3.1.1 Direction register

This register determines the input/output direction of the programmable I/O port. Each bit of this register corresponds one for one to each pin of the microcomputer.

Figure 3.1.2 shows the structure of port Pi (i = 0 to 8) direction register.



Fig. 3.1.2 Structure of port Pi (i = 0 to 8) direction register

#### 3.1 Programmable I/O ports

#### 3.1.2 Port register

Data is input/output to/from externals by writing/reading data to/from the port register. The port register consists of a port latch which holds the output data and a circuit which reads the pin state. Each bit of the port register corresponds one for one to each pin of the microcomputer. Figure 3.1.3 shows the structure of the port Pi (i = 0 to 8) register.

#### • When outputting data from programmable I/O ports set to output mode

- ① By writing data to the corresponding bit of the port register, the data is written into the port latch.
- 2 The data is output from the pin according to the contents of the port latch.

By reading the port register of a port set to output mode, the contents of the port latch is read out, instead of the pin state. Accordingly, the output data is correctly read without being affected by an external load. (Refer to Figures 3.1.4 and 3.1.5.)

#### • When inputting data from programmable I/O ports set to input mode

- ① The pin which is set to input mode enters the floating state.
- ② By reading the corresponding bit of the port register, the data which is input from the pin can be read out.

By writing data to the port register of a programmable I/O port set to input mode, the data is only written into the port latch and is not output to externals. The pin retains floating.

#### 3.1 Programmable I/O ports



Fig. 3.1.3 Port Pi (i = 0 to 8) register structure

#### 3.1 Programmable I/O ports

Figures 3.1.4 and 3.1.5 show the port peripheral circuits.



Fig. 3.1.4 Port peripheral circuits (1)

## 3.1 Programmable I/O ports



#### 3.2 I/O pins of internal peripheral devices

#### 3.2 I/O pins of internal peripheral devices

P4<sub>2</sub> and P5 to P8 also function as the I/O pins of the internal peripheral devices. Table 3.2.1 lists I/O pins for the internal peripheral devices.

For their functions, refer to relevant sections of each internal peripheral devices. For the clock  $\phi_1$  output pin, refer to "Chapter 12. CONNECTION WITH EXTERNAL DEVICES."

Table 3.2.1 I/O pins for internal peripheral devices

|                                    | <u>'</u>                                 | ı |
|------------------------------------|------------------------------------------|---|
| Port                               | I/O pins for internal peripheral devices |   |
| P42                                | Clock                                    |   |
| P5                                 | I/O pins of Timer A                      |   |
| P6 <sub>0</sub> , P6 <sub>1</sub>  |                                          |   |
| P6 <sub>2</sub> to P6 <sub>4</sub> | Input pins of external interrupts        | _ |
| P65 to P67                         | Input pins of Timer B                    |   |
| P7                                 | Input pins of A-D converter              |   |
| P8                                 | I/O pins of Serial I/O                   |   |
|                                    |                                          |   |



# CHAPTER 4 INTERRUPTS

- 4.1 Overview
- 4.2 Interrupt sources
- 4.3 Interrupt control
- 4.4 Interrupt priority level
- 4.5 Interrupt priority level detection circuit
- 4.6 Interrupt priority level detection time
- 4.7 Sequence from acceptance of interrupt request to execution of interrupt routine
- 4.8 Return from interrupt routine
- 4.9 Multiple interrupts
- 4.10 External interrupts (INT: interrupt)
- 4.11 Precautions when using interrupts

#### 4.1 Overview

The suspension of the current operation in order to perform another operation owing to a certain factor is referred to as "Interrupt." This chapter describes the interrupts.

#### 4.1 Overview

The M37702 has 19 interrupt sources to generate interrupt requests.

Figure 4.1.1 shows the interrupt processing sequence.

When an interrupt request is accepted, a branch is made to the start address of the interrupt routine set in the interrupt vector table (addresses FFD6<sub>16</sub> to FFFF<sub>16</sub>). Set the start address of each interrupt routine at each interrupt vector address in the interrupt vector table.



Fig. 4.1.1 Interrupt processing sequence

When an interrupt request is accepted, the contents of the registers listed below immediately preceding the acceptance of the interrupt request are automatically saved to the stack area in order of registers  $0 \rightarrow 2 \rightarrow 3$ .

- ① Program bank register (PG)
- ② Program counter (PCL, PCH)
- 3 Processor status register (PSL, PSH)

Figure 4.1.2 shows the state of the stack area just before entering the interrupt routine.

Execute the **RTI** instruction at the end of this interrupt routine to return to the routine that the microcomputer was executing before the interrupt request was accepted. As the **RTI** instruction is executed, the register contents saved in the stack area are restored in order of registers  $3\rightarrow 2\rightarrow 0$ , and a return is made to the routine executed before the acceptance of interrupt request and processing is resumed from it.

When an interrupt request is accepted and the RTI instruction is executed, the only above registers ① to ③ are automatically saved and restored. When there are any other registers of which contents are necessary to be kept, use software to save and restore them.



Fig. 4.1.2 State of stack area just before entering interrupt routine

#### 4.2 Interrupt sources

#### 4.2 Interrupt sources

Table 4.2.1 lists the interrupt sources and the interrupt vector addresses. When programming, set the start address of each interrupt routine at the vector addresses listed in this table.

Table 4.2.1 Interrupt sources and interrupt vector addresses

| Interrupt source | Interrupt ved      | ctor address       | Remarks                                                     |
|------------------|--------------------|--------------------|-------------------------------------------------------------|
|                  | High-order         | Low-order          |                                                             |
|                  | address            | address            |                                                             |
| Reset            | FFFF <sub>16</sub> | FFFE <sub>16</sub> | Non-maskable                                                |
| Zero division    | FFFD <sub>16</sub> | FFFC <sub>16</sub> | Non-maskable software interrupt                             |
| BRK instruction  | FFFB <sub>16</sub> | FFFA <sub>16</sub> | Non-maskable software interrupt                             |
| DBC (Note)       | FFF9 <sub>16</sub> | FFF8 <sub>16</sub> | Not used usually                                            |
| Watchdog timer   | FFF7 <sub>16</sub> | FFF6 <sub>16</sub> | Non-maskable interrupt                                      |
| ĪNT <sub>0</sub> | FFF5 <sub>16</sub> | FFF4 <sub>16</sub> | External interrupt due to INTo pin input signal             |
| ĪNT <sub>1</sub> | FFF3 <sub>16</sub> | FFF2 <sub>16</sub> | External interrupt due to INT pin input signal              |
| ĪNT <sub>2</sub> | FFF1 <sub>16</sub> | FFF0 <sub>16</sub> | External interrupt due to INT <sub>2</sub> pin input signal |
| Timer A0         | FFEF <sub>16</sub> | FFEE <sub>16</sub> | Internal interrupt from Timer A0                            |
| Timer A1         | FFED <sub>16</sub> | FFEC <sub>16</sub> | Internal interrupt from Timer A1                            |
| Timer A2         | FFEB <sub>16</sub> | FFEA <sub>16</sub> | Internal interrupt from Timer A2                            |
| Timer A3         | FFE9 <sub>16</sub> | FFE8 <sub>16</sub> | Internal interrupt from Timer A3                            |
| Timer A4         | FFE7 <sub>16</sub> | FFE6 <sub>16</sub> | Internal interrupt from Timer A4                            |
| Timer B0         | FFE5 <sub>16</sub> | FFE4 <sub>16</sub> | Internal interrupt from Timer B0                            |
| Timer B1         | FFE3 <sub>16</sub> | FFE2 <sub>16</sub> | Internal interrupt from Timer B1                            |
| Timer B2         | FFE1 <sub>16</sub> | FFE0 <sub>16</sub> | Internal interrupt from Timer B2                            |
| UART0 receive    | FFDF <sub>16</sub> | FFDE <sub>16</sub> | Internal interrupt from UART0                               |
| UART0 transmit   | FFDD <sub>16</sub> | FFDC <sub>16</sub> |                                                             |
| UART1 receive    | FFDB <sub>16</sub> | FFDA <sub>16</sub> | Internal interrupt from UART1                               |
| UART1 transmit   | FFD9 <sub>16</sub> | FFD8 <sub>16</sub> |                                                             |
| A-D conversion   | FFD7 <sub>16</sub> | FFD6 <sub>16</sub> | Internal interrupt from A-D converter                       |

Note: The DBC interrupt source is used exclusively for debugger control.

Table 4.2.2 lists occurrence factors of internal interrupt request, which occur due to internal operation.

Table 4.2.2 Occurrence factors of internal interrupt request

| Interrupt              | Interrupt request occurrence factors                                                        |
|------------------------|---------------------------------------------------------------------------------------------|
| Zero division          | Occurs when "0" is specified as the divisor for the DIV instruction (Division instruction). |
| interrupt              | (Refer to "7700 Family Software Manual.")                                                   |
| BRK instruction        | Occurs when the BRK instruction is executed.                                                |
| interrupt              | (Refer to "7700 Family Software Manual.")                                                   |
| Watchdog timer         | Occurs when the most significant bit of the watchdog timer becomes "0."                     |
| interrupt              | (Refer to "Chapter 9. WATCHDOG TIMER.")                                                     |
| Timer Ai interrupt     | Differs according to the timer Ai's operating modes.                                        |
| (i = 0  to  4)         | (Refer to "Chapter 5. TIMER A.")                                                            |
| Timer Bi interrupt     | Differs according to the timer Bi's operating modes.                                        |
| (i = 0  to  2)         | (Refer to "Chapter 6. TIMER B.")                                                            |
| UARTi receive          | Occurs at serial data reception. (Refer to "Chapter 7. SERIAL I/O.")                        |
| interrupt $(i = 0, 1)$ |                                                                                             |
| JARTi transmit         | Occurs at serial data transmission. (Refer to "Chapter 7. SERIAL I/O.")                     |
| interrupt $(i = 0, 1)$ |                                                                                             |
| A-D conversion         | Occurs when A-D conversion is completed. (Refer to "Chapter 8. A-D CONVERTER.")             |
| interrupt              |                                                                                             |
|                        |                                                                                             |

#### 4.3 Interrupt control

#### 4.3 Interrupt control

The enabling and disabling of maskable interrupts are controlled by the following:

- •Interrupt request bit
- •Interrupt priority level select bits
- •Processor interrupt priority level (IPL)
- •Interrupt disable flag (I)

The interrupt disable flag (I) and the processor interrupt priority level (IPL) are assigned to the processor status register (PS). The interrupt request bit and the interrupt priority level select bits are assigned to the interrupt control register of each interrupt.

Figure 4.3.1 shows the memory assignment of the interrupt control registers, and Figure 4.3.2 shows their structure.

- Maskable interrupt: An interrupt of which request's acceptance can be disabled by software.
- ●Non-maskable interrupt (including Zero division, BRK instruction, Watchdog timer interrupts):

  An interrupt which is certain to be accepted when its request occurs. These interrupts do not have their interrupt control registers and are independent of the interrupt disable flag (I).

| Address          |                                             |
|------------------|---------------------------------------------|
| 7016             | A-D conversion interrupt control register   |
| 7116             | UART0 transmit interrupt control register   |
| <b>72</b> 16     | UART0 receive interrupt control register    |
| 7316             | UART1 transmit interrupt control register   |
| <b>74</b> 16     | UART1 receive interrupt control register    |
| 7516             | Timer A0 interrupt control register         |
| 7616             | Timer A1 interrupt control register         |
| 7716             | Timer A2 interrupt control register         |
| 7816             | Timer A3 interrupt control register         |
| 7916             | Timer A4 interrupt control register         |
| <b>7A</b> 16     | Timer B0 interrupt control register         |
| <b>7B</b> 16     | Timer B1 interrupt control register         |
| <b>7C</b> 16     | Timer B2 interrupt control register         |
| 7D <sub>16</sub> | INT₀ interrupt control register             |
| <b>7E</b> 16     | INT <sub>1</sub> interrupt control register |
| <b>7F</b> 16     | INT2 interrupt control register             |
|                  |                                             |

Fig. 4.3.1 Memory assignment of interrupt control registers

#### 4.3 Interrupt control



Fig. 4.3.2 Structure of interrupt control register

#### 4.3 Interrupt control

#### 4.3.1 Interrupt disable flag (I)

All maskable interrupts can be disabled by this flag. When this flag is set to "1," all maskable interrupts are disabled; when the flag is cleared to "0," those interrupts are enabled. Because this flag is set to "1" at reset, clear the flag to "0" when enabling interrupts.

#### 4.3.2 Interrupt request bit

When an interrupt request occurs, this bit is set to "1." The bit remains set to "1" until the interrupt request is accepted, and it is cleared to "0" when the interrupt request is accepted.

This bit also can be set to "0" or "1" by software. Use the **SEB** or **CLB** instruction to set this bit. For the  $\overline{INT_i}$  interrupt request bit (i = 0 to 2), when using the  $\overline{INT_i}$  interrupt with level sense, the bit is ignored.

#### 4.3.3 Interrupt priority level select bits and processor interrupt priority level (IPL)

The interrupt priority level select bits are used to determine the priority level of each interrupt. Use the **SEB** or **CLB** instruction to set these bits.

When an interrupt request occurs, its interrupt priority level is compared with the processor interrupt priority level (IPL). The requested interrupt is enabled only when the comparison result meets the following condition. Accordingly, an interrupt can be disabled by setting its interrupt priority level to 0.

Each interrupt priority level > Processor interrupt priority level (IPL)

Table 4.3.1 lists the setting of interrupt priority level, and Table 4.3.2 lists the interrupt enabled level corresponding to IPL contents.

All the interrupt disable flag (I), interrupt request bit, interrupt priority level select bits, and processor interrupt priority level (IPL) are independent of one another; they do not affect one another. Interrupt requests are accepted only when the following conditions are satisfied.

- •Interrupt disable flag (I) = "0"
- •Interrupt request bit = "1"
- •Interrupt priority level > Processor interrupt priority level (IPL)

Table 4.3.1 Setting of interrupt priority level

| Interrupt p | riority level s | elect bits | Interrupt priority level     | Priority |
|-------------|-----------------|------------|------------------------------|----------|
| b2          | b1              | b0         |                              |          |
| 0           | 0               | 0          | Level 0 (Interrupt disabled) | _        |
| 0           | 0               | 1          | Level 1                      | Low      |
| 0           | 1               | 0          | Level 2                      |          |
| 0           | 1               | 1          | Level 3                      |          |
| 1           | 0               | 0          | Level 4                      |          |
| 1           | 0               | 1          | Level 5                      |          |
| 1           | 1               | 0          | Level 6                      | V        |
| 1           | 1               | 1          | Level 7                      | High     |

Table 4.3.2 Interrupt enabled level corresponding to IPL contents

| IPL <sub>2</sub> | IPL₁ | IPL₀ | Enabled interrupt priority level       |
|------------------|------|------|----------------------------------------|
| 0                | 0    | 0    | Enable level 1 and above interrupts.   |
| 0                | 0    | 1    | Enable level 2 and above interrupts.   |
| 0                | 1    | 0    | Enable level 3 and above interrupts.   |
| 0                | 1    | 1    | Enable level 4 and above interrupts.   |
| 1                | 0    | 0    | Enable level 5 and above interrupts.   |
| 1                | 0    | 1    | Enable level 6 and level 7 interrupts. |
| 1                | 1    | 0    | Enable only level 7 interrupt.         |
| 1                | 1    | 1    | Disable all maskable interrupts.       |

IPL<sub>0</sub>: Bit 8 in processor status register (PS)
IPL<sub>1</sub>: Bit 9 in processor status register (PS)
IPL<sub>2</sub>: Bit 10 in processor status register (PS)

## 4.4 Interrupt priority level

# 4.4 Interrupt priority level

When two or more interrupt requests are detected at the same sampling timing, at which whether an interrupt request exists or not is checked, in the case of the interrupt disable flag (I) = "0" (interrupts enabled); they are accepted in order of priority levels, with the highest priority interrupt request accepted first.

Among a total of 19 interrupt sources, the user can set the desired priority levels for 16 interrupt sources except software interrupts (zero division and **BRK** instruction interrupts) and the watchdog timer interrupt. Use the interrupt priority level select bits to set their priority levels. Additionally, the reset, which is handled as one that has the highest priority of all interrupts, and the watchdog timer interrupt have their priority levels set by hardware. Figure 4.4.1 shows the interrupt priority levels set by hardware.

Note that software interrupts are not affected by interrupt priority levels. Whenever the instruction is executed, a branch is certain to be made to the interrupt routine.



Fig. 4.4.1 Interrupt priority levels set by hardware

# 4.5 Interrupt priority level detection circuit

The interrupt priority level detection circuit selects the interrupt having the highest priority level when more than one interrupt request occurs at the same sampling timing. Figure 4.5.1 shows the interrupt priority level detection circuit.



Fig. 4.5.1 Interrupt priority level detection circuit



## 4.5 Interrupt priority level detection circuit

The following explains the operation of the interrupt priority detection circuit using Figure 4.5.2.

The interrupt priority level of a requested interrupt (Y in Figure 4.5.2) is compared with the resultant priority level sent from the preceding comparator (X in Figure 4.5.2); whichever interrupt of the higher priority level is sent to the next comparator (Z in Figure 4.5.2). (Initial comparison value is "0.") For interrupts for which no interrupt request occurs, the priority level sent from the preceding comparator is forwarded to the next comparator. When the two priority levels are found the same by comparison, the priority level sent from the preceding comparator is forwarded to the next comparator. Accordingly, when the same priority level is set by software, the interrupt requests are subject to the following relation about priority:

A-D conversion > UART1 transmit > UART1 receive > UART0 transmit > UART0 receive > Timer B2 > Timer B1 > Timer B0 > Timer A4 > Timer A3 > Timer A2 > Timer A1 > Timer A0 > INT<sub>2</sub> > INT<sub>1</sub> > INT<sub>0</sub>

Among the multiple interrupt requests sampled at the same time, one that has the highest priority level is detectedd by the above comparison.

Then this highest interrupt priority level is compared with the processor interrupt priority level (IPL). When this interrupt priority level is higher than the processor interrupt priority level (IPL) and the interrupt disable flag (I) is "0," the interrupt request is accepted. A interrupt request which is not accepted here is retained until it is accepted or its interrupt request bit is cleared to "0" by software.

The interrupt priority is detected when the CPU fetches an op code, which is called the CPU's op-code fetch cycle. However, when an op-code fetch cycle is generated during detection of an interrupt priority, new detection of that does not start. (Refer to Figure 4.6.1.) Since the state of the interrupt request bit and interrupt priority levels are latched during detection of interrupt priority, even if the bit state and priority levels change, the detection is performed on the previous state before it has changed.



Fig. 4.5.2 Interrupt priority level detection model

# 4.6 Interrupt priority level detection time

After sampling had started, an interrupt priority level detection time has elapses before an interrupt request is accepted. The interrupt priority level detection time can be selected by software. Figure 4.6.1 shows the interrupt priority level detection time.

As the interrupt priority level detection time, normally select "2 cycles of internal clock  $\phi$ ."



Fig. 4.6.1 Interrupt priority level detection time

## 4.7 Sequence from acceptance of interrupt request to execution of interrupt routine

# 4.7 Sequence from acceptance of interrupt request to execution of interrupt routine

The sequence from the acceptance of interrupt request to the execution of the interrupt routine is described below.

When an interrupt request is accepted, the interrupt request bit which corresponds to the accepted interrupt is cleared to "0," and then the interrupt processing starts from the next cycle of completion of the instruction which is being executed at accepting the interrupt request. Figure 4.7.1 shows the sequence from acceptance of interrupt request to execution of interrupt routine.

After execution of an instruction at accepting the interrupt request is completed, an INTACK (Interrupt Acknowledge) sequence is executed, and a branch is made to the start address of the interrupt routine allocated in addresses 0<sub>16</sub> to FFFF<sub>16</sub>.

The INTACK sequence is automatically performed in the following order.

- ① The contents of the program bank register (PG) just before performing the INTACK sequence are stored to stack.
- ② The contents of the program counter (PC) just before performing the INTACK sequence are stored to stack.
- The contents of the processor status register (PS) just before performing the INTACK sequence is stored to stack.
- 4 The interrupt disable flag (I) is set to "1."
- ⑤ The interrupt priority level of the accepted interrupt is set into the processor interrupt priority level (IPL).
- © The contents of the program bank register (PG) are cleared to "00<sub>16</sub>," and the contents of the interrupt vector address are set into the program counter (PC).

Performing the INTACK sequence requires at least 13 cycles of internal clock  $\phi$ . Figure 4.7.2 shows the INTACK sequence timing.

Execution is started beginning with an instruction at the start address of the interrupt routine after completing the INTACK sequence.

## 4.7 Sequence from acceptance of interrupt request to execution of interrupt routine



Fig. 4.7.1 Sequence from acceptance of interrupt request to execution of interrupt routine



Fig. 4.7.2 INTACK sequence timing (at minimum)

## 4.7 Sequence from acceptance of interrupt request to execution of interrupt routine

## 4.7.1 Change in IPL at acceptance of interrupt request

When an interrupt request is accepted, the processor interrupt priority level (IPL) is replaced with the interrupt priority level of the accepted interrupt. This results in easy control of multiple interrupts. (Refer to section "4.9 Multiple interrupts.")

When at reset or the watchdog timer or the software interrupt is accepted, the value shown in Table 4.7.1 is set in the IPL.

Table 4.7.1 Change in IPL at interrupt request acceptance

| Interrupt source | Change in IPL                                                      |  |  |
|------------------|--------------------------------------------------------------------|--|--|
| Reset            | Level 0 ("000 <sub>2</sub> ") is set.                              |  |  |
| Watchdog timer   | Level 7 ("1112") is set.                                           |  |  |
| Zero division    | No change                                                          |  |  |
| BRK instruction  | No change                                                          |  |  |
| Other interrupts | Interrupt priority level of the accepted interrupt request is set. |  |  |
|                  |                                                                    |  |  |

#### 4.7.2 Storing registers

The register storing operation performed during INTACK sequence depends on whether the contents of the stack pointer (S) at accepting interrupt request are even or odd.

When the contents of the stack pointer (S) are even, the contents of the program counter (PC) and the processor status register (PS) are stored as a 16-bit unit simultaneously at each other. When the contents of the stack pointer (S) are odd, they are stored with twice by an 8-bit unit for each. Figure 4.7.3 shows the register storing operation.

In the INTACK sequence, only the contents of the program bank register (PG), program counter (PC), and processor status register (PS) are stored to the stack area. The other necessary registers must be stored by software at the beginning of the interrupt routine.

Using the PSH instruction can store all CPU registers except the stack pointer (S).



Fig. 4.7.3 Register storing operation

## 4.8 Return from interrupt routine 4.9 Multiple interrupts

# 4.8 Return from interrupt routine

When the RTI instruction is executed at the end of the interrupt routine, the contents of the program bank register (PG), program counter (PC), and processor status register (PS) immediately before performing the INTACK sequence, which were saved to the stack area, are automatically restored, and control returns to the routine executed before the acceptance of interrupt request and processing is resumed from it left off. For any register that is saved by software in the interrupt routine, restore it with the same data length and same register length as it was saved by using the PUL instruction and others before executing the RTI instruction.

# 4.9 Multiple interrupts

When a branch is made to the interrupt routine, the microcomputer becomes the following situation:

- •Interrupt disable flag (I) = "1" (interrupts disabled)
- •Interrupt request bit of the accepted interrupt = "0"
- •Processor interrupt priority level (IPL) = interrupt priority level of the accepted interrupt

Accordingly, as long as the IPL remains unchanged, the microcomputer can accept the interrupt request that has higher priority than the interrupt request being executed now by clearing the interrupt disable flag (I) to "0" in the interrupt routine. This is multiple interrupts.

Figure 4.9.1 shows the multiple interrupt mechanism.

The interrupt requests that have not been accepted owing to their low priority levels are retained. When the RTI instruction is executed, the interrupt priority level of the routine that the microcomputer was executing before accepting the interrupt request is restored to the IPL. Therefore, one of the interrupt requests being retained is accepted when the following condition is satisfied at next detection of interrupt priority level:

Interrupt priority level of interrupt request being retained > Restored processor interrupt priority level (IPL)





Fig. 4.9.1 Multiple interrupt mechanism

# 4.10 External interrupts (INT: interrupt)

# 4.10 External interrupts (INT: interrupt)

An external interrupt request occurs by input signals to the  $\overline{\text{INT}_i}$  (i = 0 to 2) pin. The occurrence factor of interrupt request can be selected by the level sense/edge sense select bit and the polarity select bit (bits 5 and 4 at addresses 7D<sub>16</sub> to 7F<sub>16</sub>) shown in Figure 4.10.1. Table 4.10.1 lists the occurrence factor of  $\overline{\text{INT}_i}$  interrupt request.

When using  $P6_2/\overline{INT_0}$  to  $P6_4/\overline{INT_2}$  pins as input pins of external interrupts, set the corresponding bits at address  $10_{16}$  (port P6 direction register) to "0." (Refer to Figure 4.10.2.)

The signals input to the  $\overline{INT_i}$  pin require "H" or "L" level width of 250 ns or more independent of the  $f(X_{IN})$ . Additionally, even when using the pins P6<sub>2</sub>/ $\overline{INT_0}$  to P6<sub>4</sub>/ $\overline{INT_2}$  as the input pins of external interrupt, the user can obtain the pin's state by reading bits 2 to 4 at address E<sub>16</sub> (port P6 register).

**Note:** When selecting an input signal's falling or "L" level as the occurrence factor of an interrupt request, make sure that the input signal is held "L" for 250 ns or more. When selecting an input signal's rising or "H" level as that, make sure that the input signal is held "H" for 250 ns or more.

Table 4.10.1 Occurrence factor of INT: interrupt request

501.010

| b5 | b4 | INT: interrupt request occurrence factor                                             |
|----|----|--------------------------------------------------------------------------------------|
| 0  | 0  | Interrupt request occurs at falling of the signal input to the INT pin (edge sense). |
| 0  | 1  | Interrupt request occurs at rising of the signal input to the INT; pin (edge sense). |
| 1  | 0  | Interrupt request occurs while the INT; pin level is "H" (level sense).              |
| 1  | 1  | Interrupt request occurs while the INT; pin level is "L" (level sense).              |

The INT<sub>i</sub> interrupt request occurs by always detecting the INT<sub>i</sub> pin's state. Accordingly, when the user does not use the INT<sub>i</sub> interrupt, set the INT<sub>i</sub> interrupt's priority level to level 0.



Fig. 4.10.1 Structure of INT: (i=0 to 2) interrupt control register

# 4.10 External interrupts (INT: interrupt)



Fig. 4.10.2 Relationship between port P6 direction register and input pins of external interrupt



## 4.10 External interrupts (INT: interrupt)

## 4.10.1 Function of INT; interrupt request bit

#### (1) Selecting edge sense mode

The interrupt request bit has the same function as that of internal interrupts. That is, when an interrupt request occurs, the interrupt request bit is set to "1." The bit remains set to "1" until the interrupt request is accepted; it is cleared to "0" when the interrupt request is accepted. By software, this bit also can be set to "0" in order to clear the interrupt request or "1" in order to generate the interrupt request.

## (2) Selecting level sense mode

The INT: interrupt request bit becomes ignored.

In this case, the interrupt request occurs continuously while the level of the INT<sub>i</sub> pin is valid level\*1. When the INT<sub>i</sub> pin level changes from the valid level to the invalid level\*2 before the INT<sub>i</sub> interrupt request is accepted, this interrupt request is not retained. (Refer to Figure 4.10.4.)

**Valid level\***1: This means the level which is selected by the polarity select bit (bit 4 at addresses 7D<sub>16</sub> to 7F<sub>16</sub>).

Invalid level\*2: This means the reversed level of a valid level.



Fig. 4.10.3 Circuit of INT: Interrupt

# 4.10 External interrupts (INT: interrupt)



Fig. 4.10.4 Occurrence of INT: interrupt request in level sense mode

#### 4.10.2 Switch of occurrence factor of INT; interrupt request

To switch the occurrence factor of INT<sub>i</sub> interrupt request from the level sense to the edge sense, set the  $\overline{\text{INT}_{i}}$  interrupt control register in the sequence shown in Figure 4.10.5 (1). To change the polarity, set the  $\overline{\text{INT}_{i}}$  interrupt control register in the sequence shown in Figure 4.10.5 (2).



Fig. 4.10.5 Switching flow of occurrence factor of INT: interrupt request

## 4.11 Precautions when using interrupts

# 4.11 Precautions when using interrupts

- 1. Use the **SEB** or **CLB** instruction when setting the interrupt control registers (addresses  $70_{16}$  to  $7F_{16}$ .)
- 2. To change the interrupt priority level select bits (bits 0 to 2 at addresses  $70_{16}$  to  $7F_{16}$ ), 2 to 7 cycles of  $\phi$  are required after executing an write-instruction until completion of the interrupt priority level's change. Accordingly, it is necessary to reserve enough time by software when changing the interrupt priority level of which interrupt source is the same within a very short execution time consisting of a few instructions.

Figure 4.11.1 shows a program example to reserve time required for changing interrupt priority level. The time for change depends on the interrupt priority detection timer select bits (bits 4 and 5 at address 5E<sub>16</sub>). Table 4.11.1 lists the relation between the number of instructions to be inserted with program example of Figure 4.11.1 and the interrupt priority detection time select bits.

SEB .B #0XH, 007XH; Write to interrupt priority level select bits

NOP ; Insert NOP instruction (Note)

NOP

NOP

CLB.B #0XH, 007XH ; Write to interrupt priority level select bits

**Note:** All instructions (other than instructions for writing to address 7X16) which have the same cycles as **NOP** instruction can also be inserted. Confirm the number of

instructions to be inserted by Table 4.11.1.

Fig. 4.11.1 Program example to reserve time required for changing interrupt priority level

Table 4.11.1 Relation between number of instructions to be inserted with program example of Figure 4.11.1 and interrupt priority detection time select bits

| Interrupt priority detection | on time select bits (Note) | Interrupt priority level | Number of inserted        |
|------------------------------|----------------------------|--------------------------|---------------------------|
| b5                           | b4                         | detection time           | instructions              |
| 0                            | 0                          | 7 cycles of $\phi$       | NOP instruction 4 or more |
| 0                            | 1                          | 4 cycles of $\phi$       | NOP instruction 2 or more |
| 1                            | 0                          | 2 cycles of $\phi$       | NOP instruction 1 or more |
| 1                            | 1                          | Do not select.           |                           |

Note: We recommend [b5 = "1", b4 = "0"].

# CHAPTER 5 TIMER A

- 5.1 Overview
- 5.2 Block description
- 5.3 Timer mode
- 5.4 Event counter mode
- 5.5 One-shot pulse mode
- 5.6 Pulse width modulation (PWM) mode

#### 5.1 Overview

Timer A is used primarily for output to externals. It consists of five counters, timers A0 to A4, each equipped with a 16-bit reload function. Timers A0 to A4 operate independently of one another.

## 7703 Group

Timer A4's function of the 7703 Group varies from the 7702 Group's. Refer to "Chapter 20. 7703 GROUP."

## 5.1 Overview

Timer Ai (i = 0 to 4) has four operating modes listed below. Except for the event counter mode, Timers A0 to A4 all have the same functions.

#### • Timer mode

The timer counts an internally generated count source. Following functions can be used in this mode:

- Gate function
- •Pulse output function

#### Event counter mode

The timer counts an external signal. Following functions can be used in this mode:

- •Pulse output function
- •Two-phase pulse signal processing function (Timers A2, A3, and A4)

#### • One-shot pulse mode

The timer outputs a pulse which has an arbitrary width once.

#### Pulse width modulation (PWM) mode

Timer outputs pulses which have an arbitrary width in succession. The timer functions as which pulse width modulator as follows:

- •16-bit pulse width modulator
- •8-bit pulse width modulator

# 5.2 Block description

Figure 5.2.1 shows the block diagram of Timer A. Explanation of relevant registers to Timer A is described below.

However, for the following registers, refer to the relevant section:

- •One-shot start register (address 42<sub>16</sub>) ...... "5.5.3 Trigger"



Fig. 5.2.1 Block diagram of Timer A

## 5.2 Block description

#### 5.2.1 Counter and reload register (timer Ai register)

Each of timer Ai counter and reload register consists of 16 bits.

The counter down-counts each time the count source is input. In the event counter mode, it can also function as an up-counter.

The reload register is used to store the initial value of the counter. When the counter underflows or overflows, the reload register's contents are reloaded into the counter.

Values are set to the counter and reload register by writing a value to the timer Ai register. Table 5.2.1 lists the memory assignment of the timer Ai register.

The value written into the timer Ai register when counting is not in progress is set to the counter and reload register. The value written into the timer Ai register when counting is in progress is set to only the reload register. In this case, the reload register's updated contents are transferred to the counter at the next reload time. The value got when reading out the timer Ai register varies according to the operating mode. Table 5.2.2 lists reading and writing from and to the timer Ai register.

Table 5.2.1 Memory assignment of timer Ai register

| Timer Ai register | High-order byte          | Low-order byte           |
|-------------------|--------------------------|--------------------------|
| Timer A0 register | Address 47 <sub>16</sub> | Address 46 <sub>16</sub> |
| Timer A1 register | Address 49 <sub>16</sub> | Address 48 <sub>16</sub> |
| Timer A2 register | Address 4B <sub>16</sub> | Address 4A <sub>16</sub> |
| Timer A3 register | Address 4D <sub>16</sub> | Address 4C <sub>16</sub> |
| Timer A4 register | Address 4F <sub>16</sub> | Address 4E <sub>16</sub> |

**Note:** When reset, the contents of the timer Ai register are undefined.

Table 5.2.2 Reading and writing from and to timer Ai register

| Operating mode                    | Read                         | Write                                                 |
|-----------------------------------|------------------------------|-------------------------------------------------------|
| Timer mode                        | Counter value is read out.   | <during counting=""></during>                         |
| Event counter mode                | (Note 1)                     | Written to only reload register. < When not counting> |
| One-shot pulse mode               | Undefined value is read out. | Written to both counter and                           |
| Pulse width modulation (PWM) mode |                              | reload register.                                      |

Notes 1: Also refer to "[Precautions when operating in timer mode]" and "[Precautions when operating in event counter mode]."

2: When reading and writing to/from the timer Ai register, perform them in an unit of 16 bits.

#### 5.2.2 Count start register

This register is used to start and stop counting. Each bit of this register corresponds to each timer. Figure 5.2.2 shows the structure of the count start register.



Fig. 5.2.2 Structure of count start register

## 5.2 Block description

#### 5.2.3 Timer Ai mode register

Figure 5.2.3 shows the structure of the timer Ai mode register. Operating mode select bits are used to select the operating mode of timer Ai. Bits 2 to 7 have different functions according to the operating mode. These bits are described in the paragraph of each operating mode.



Fig. 5.2.3 Structure of timer Ai mode register

#### 5.2.4 Timer Ai interrupt control register

Figure 5.2.4 shows the structure of the timer Ai interrupt control register. For details about interrupts, refer to "Chapter 4. INTERRUPTS."



Fig. 5.2.4 Structure of timer Ai interrupt control register

## (1) Interrupt priority level select bits (bits 2 to 0)

These bits select a timer Ai interrupt's priority level. When using timer Ai interrupts, select priority levels 1 to 7. When a timer Ai interrupt request occurs, its priority level is compared with the processor interrupt priority level (IPL), so that the requested interrupt is enabled only when its priority level is higher than the IPL. (However, this applies when the interrupt disable flag (I) = "0.") To disable timer Ai interrupts, set these bits to " $000_2$ " (level 0).

#### (2) Interrupt request bit (bit 3)

This bit is set to "1" when the timer Ai interrupt request occurs. This bit is automatically cleared to "0" when the timer Ai interrupt request is accepted. This bit can be set to "1" or "0" by software.

## 5.2 Block description

#### 5.2.5 Port P5 and port P6 direction registers

The I/O pins of Timers A0 to A3 are shared with port P5, and the I/O pins of Timer A4 are shared with port P6. When using these pins as Timer Ai's input pins, set the corresponding bits of the port P5 and port P6 direction registers to "0" to set these ports for the input mode. When used as Timer Ai's output pins, these pins are forcibly set to output pins of Timer Ai regardless of the direction registers's contents. Figure 5.2.5 shows the relationship between the port P5 and port P6 direction registers and the Timer Ai's I/O pins.



Fig. 5.2.5 Relationship between port P5 and port P6 direction registers and Timer Ai's I/O pins

## 5.3 Timer mode

In this mode, the timer counts an internally generated count source. (Refer to Table 5.3.1.) Figure 5.3.1 shows the structures of the timer Ai mode register and timer Ai register in the timer mode.

Table 5.3.1 Specifications of timer mode

| Item                                | Specifications                                                       |  |  |  |
|-------------------------------------|----------------------------------------------------------------------|--|--|--|
| Count source                        | f2, f16, f64, or f512                                                |  |  |  |
| Count operation                     | Down-count                                                           |  |  |  |
|                                     | When the counter underflows, reload register's contents are reloaded |  |  |  |
|                                     | and counting continues.                                              |  |  |  |
| Divide ratio                        | $\frac{1}{(n+1)}$ n: Timer Ai register setting value                 |  |  |  |
| Count start condition               | When count start bit is set to "1."                                  |  |  |  |
| Count stop condition                | When count start bit is cleared to "0."                              |  |  |  |
| Interrupt request occurrence timing | When the counter underflows.                                         |  |  |  |
| TAilN pin function                  | Programmable I/O port or gate input                                  |  |  |  |
| TAiout pin function                 | Programmable I/O port or pulse output                                |  |  |  |
| Read from timer Ai register         | Counter value can be read out.                                       |  |  |  |
| Write to timer Ai register          | While counting is stopped                                            |  |  |  |
|                                     | When a value is written to timer Ai register, it is written to both  |  |  |  |
|                                     | reload register and counter.                                         |  |  |  |
|                                     | While counting is in progress                                        |  |  |  |
|                                     | When a value is written to timer Ai register, it is written to only  |  |  |  |
|                                     | reload register. (Transferred to counter at next reload timing.)     |  |  |  |

# 5.3 Timer mode

|             | Ві            | t Bit na            | ame               | Functions                                                                                                                                                                                                                                                                                                                                        | At reset | RW |
|-------------|---------------|---------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----|
|             | 0             | Operating mode      | select bits       | b1 b0 0 : Timer mode                                                                                                                                                                                                                                                                                                                             | 0        | RW |
|             | 1             |                     |                   |                                                                                                                                                                                                                                                                                                                                                  | 0        | RW |
|             | 2             | Pulse output fund   | ction selec       | O: No pulse output (ΤΑίουτ pin functions as a programmable I/O port.)  1: Pulse output (ΤΑίουτ pin functions as a pulse output pin.)                                                                                                                                                                                                             | 0        | RW |
|             | 3             | Gate function sel   | ect bits          | b4 b3 0 0 : No gate function 0 1 : (TAi <sub>IN</sub> pin functions as a programmable I/O port.) 1 0 : Gate function                                                                                                                                                                                                                             | 0        | RW |
|             | 4             |                     |                   | (Counter counts only while TAin pin's input signal is "L" level.)  1 1 : Gate function (Counter counts only while TAin pin's input signal is "H" level.)                                                                                                                                                                                         | 0        | RW |
|             | 5             | Fix this bit to "0" | in the time       | er mode.                                                                                                                                                                                                                                                                                                                                         | 0        | RW |
|             | 6             | Count source sel    | ect bits          | 67 06<br>0 0 : f2<br>0 1 : f16                                                                                                                                                                                                                                                                                                                   | 0        | RW |
| <u>'</u>    | 7             |                     |                   | 1 0 : f64<br>1 1 : f512                                                                                                                                                                                                                                                                                                                          | 0        | RW |
| (b15)<br>b7 | (b8)<br>b0 b7 | )\ <u>\</u> \@\     | b0 Ti<br>Ti<br>Ti | mer A0 register (Addresses 47 <sub>16</sub> , 46 <sub>16</sub> )<br>mer A1 register (Addresses 49 <sub>16</sub> , 48 <sub>16</sub> )<br>mer A2 register (Addresses 4B <sub>16</sub> , 4A <sub>16</sub> )<br>mer A3 register (Addresses 4D <sub>16</sub> , 4C <sub>16</sub> )<br>mer A4 register (Addresses 4F <sub>16</sub> , 4E <sub>16</sub> ) |          |    |
|             |               |                     | Bit               | Functions                                                                                                                                                                                                                                                                                                                                        | At reset | RW |
|             | l             |                     | 15 to 0           | These bits can be set to "000016" to "FFFF16.' Assuming that the set value = n, the counter divides the count source frequency by n + 1. When reading, the register indicates the counter value.                                                                                                                                                 |          | RW |

Fig. 5.3.1 Structures of timer Ai mode register and timer Ai register in timer mode

#### 5.3.1 Setting for timer mode

Figures 5.3.2 and 5.3.3 show an initial setting example for registers relevant to the timer mode. Note that when using interrupts, set up to enable the interrupts. For details, refer to section "Chapter 4. INTERRUPTS."



Fig. 5.3.2 Initial setting example for registers relevant to timer mode (1)

## 5.3 Timer mode



Fig. 5.3.3 Initial setting example for registers relevant to timer mode (2)

#### 5.3.2 Count source

In the timer mode, the count source select bits (bits 6 and 7 at addresses  $56_{16}$  to  $5A_{16}$ ) select the count source. Table 5.3.2 lists the count source frequency.

Table 5.3.2 Count source frequency

| Count source select bits |    | Count source     |                             | Count source frequenc        | су                           |
|--------------------------|----|------------------|-----------------------------|------------------------------|------------------------------|
| b7                       | b6 |                  | f(X <sub>IN</sub> ) = 8 MHz | $f(X_{IN}) = 16 \text{ MHz}$ | f(X <sub>IN</sub> ) = 25 MHz |
| 0                        | 0  | f <sub>2</sub>   | 4 MHz                       | 8 MHz                        | 12.5 MHz                     |
| 0                        | 1  | f <sub>16</sub>  | 500 kHz                     | 1 MHz                        | 1.5625 MHz                   |
| 1                        | 0  | f <sub>64</sub>  | 125 kHz                     | 250 kHz                      | 390.625 kHz                  |
| 1                        | 1  | f <sub>512</sub> | 15625 Hz                    | 31250 Hz                     | 48.8281 kHz                  |



## 5.3 Timer mode

#### 5.3.3 Operation in timer mode

- ① When the count start bit is set to "1," the counter starts counting of the count source.
- 2 When the counter underflows, the reload register's contents are reloaded and counting continues.
- ③ The timer Ai interrupt request bit is set to "1" when the counter underflows in ②. The interrupt request bit remains set to "1" until the interrupt request is accepted or the interrupt request bit is cleared to "0" by software.

Figure 5.3.4 shows an example of operation in the timer mode.



Fig. 5.3.4 Example of operation in timer mode (without pulse output and gate functions)

#### 5.3.4 Select function

The following describes the selective gate and pulse output functions.

#### (1) Gate function

The gate function is selected by setting the gate function select bits (bits 4 and 3 at addresses 5616 to 5A<sub>16</sub>) to "102" or "112." The gate function makes it possible to start or stop counting depending on the TAin pin's input signal. Table 5.3.3 lists the count valid levels.

Figure 5.3.5 shows an example of operation selecting the gate function.

When selecting the gate function, set the port P5 and port P6 direction registers' bits which correspond to the TAin pin for the input mode. Additionally, make sure that the TAin pin's input signal has a pulse width equal to or more than two cycles of the count source.

Table 5.3.3 Count valid levels

| Gate function select bits |                                                 | Count valid level (Duration when counter counts)                   |  |  |
|---------------------------|-------------------------------------------------|--------------------------------------------------------------------|--|--|
| b4                        | b3                                              | South Faile 16761 (Buration Whom counter counts)                   |  |  |
| 1                         | 0                                               | While TAilN pin's input signal is "L" level                        |  |  |
| 1                         | 1 1 While TAilN pin's input signal is "H" level |                                                                    |  |  |
| Note: The counter         | does not count                                  | while the TAin pin's input signal is not at the count valid level. |  |  |

## 5.3 Timer mode



Fig. 5.3.5 Example of operation selecting gate function

#### (2) Pulse output function

The pulse output function is selected by setting the pulse output function select bit (bit 2 at addresses  $56_{16}$  to  $5A_{16}$ ) to "1." When this function is selected, the TAiouT pin is forcibly set for the pulse output pin regardless of the corresponding bits of the port P5 and port P6 direction registers. The TAiouT pin outputs pulses of which polarity is inverted each time the counter underflows.

When the count start bit (address 40<sub>16</sub>) is "0" (count stopped), the TAiout pin outputs "L" level. Figure 5.3.6 shows an example of operation selecting the pulse output function.



Fig. 5.3.6 Example of operation selecting pulse output function

## 5.3 Timer mode

## [Precautions when operating in timer mode]

By reading the timer Ai register, the counter value can be read out at any timing while counting is in progress. However, if the timer Ai register is read at the reload timing shown in Figure 5.3.7, the value "FFFF16" is read out. When reading the timer Ai register after setting a value to the register while counting is not in progress and before the counter starts counting, the set value is read out correctly.



Fig. 5.3.7 Reading timer Ai register

# 5.4 Event counter mode

In this mode, the timer counts an external signal. (Refer to Tables 5.4.1 and 5.4.2.) Figure 5.4.1 shows the structures of the timer Ai mode register and timer Ai register in the event counter mode.

Table 5.4.1 Specifications of event counter mode (when not using two-phase pulse signal processing function)

| Specifications                                                                             |  |  |  |
|--------------------------------------------------------------------------------------------|--|--|--|
| ● External signal input to the TAilN pin                                                   |  |  |  |
| • The count source's valid edge can be selected between the falling                        |  |  |  |
| and the rising edges by software.                                                          |  |  |  |
| <ul> <li>Up-count or down-count can be switched by external signal or software.</li> </ul> |  |  |  |
| <ul> <li>When the counter overflows or underflows, reload register's contents</li> </ul>   |  |  |  |
| are reloaded and counting continues.                                                       |  |  |  |
| ● For down-count 1                                                                         |  |  |  |
| (n + 1)                                                                                    |  |  |  |
| For up-count                                                                               |  |  |  |
| $\frac{1}{(FFFF_{16}-n+1)}$                                                                |  |  |  |
| $(FFFF_{16}-N+1)$                                                                          |  |  |  |
| When count start bit is set to "1."                                                        |  |  |  |
| When count start bit is cleared to "0."                                                    |  |  |  |
| When the counter overflows or underflows.                                                  |  |  |  |
| Count source input                                                                         |  |  |  |
| Programmable I/O port, pulse output, or up-count/down-count switch                         |  |  |  |
| signal input                                                                               |  |  |  |
| Counter value can be read out.                                                             |  |  |  |
| While counting is stopped                                                                  |  |  |  |
| When a value is written to timer Ai register, it is written to both                        |  |  |  |
| reload register and counter.                                                               |  |  |  |
| While counting is in progress                                                              |  |  |  |
| When a value is written to timer Ai register, it is written to only reload                 |  |  |  |
| register. (Transferred to counter at next reload time.)                                    |  |  |  |
|                                                                                            |  |  |  |

## 5.4 Event counter mode

Table 5.4.2 Specifications of event counter mode (when using two-phase pulse signal processing function with timers A2, A3, and A4)

| Item                                    | Specifications                                                          |  |  |
|-----------------------------------------|-------------------------------------------------------------------------|--|--|
| Count source                            | External signal (two-phase pulse) input to the TAjin or TAjout pin (j = |  |  |
|                                         | 2 to 4)                                                                 |  |  |
| Count operation                         | ● Up-count or down-count can be switched by external signal (two-       |  |  |
|                                         | phase pulse).                                                           |  |  |
|                                         | • When the counter overflows or underflows, reload register's contents  |  |  |
|                                         | are reloaded and counting is continued.                                 |  |  |
| Divide ratio                            | ● For down-count                                                        |  |  |
|                                         | $\frac{1}{(n+1)}$                                                       |  |  |
|                                         | For up-count                                                            |  |  |
|                                         | 1 (5555 4)                                                              |  |  |
|                                         | (FFFF <sub>16</sub> - n + 1)                                            |  |  |
| Count start condition                   | When count start bit is set to "1."                                     |  |  |
| Count stop condition                    | When count start bit is cleared to "0."                                 |  |  |
| Interrupt request occurrence timing     | When the counter overflows or underflows.                               |  |  |
| TAjin, TAjout (j = 2 to 4) pin function | Two-phase pulse input                                                   |  |  |
| Read from timer Aj register             | Counter value can be read out.                                          |  |  |
| Write to timer Aj register              | While counting is stopped                                               |  |  |
|                                         | When a value is written to timer A2, A3, or A4 register, it is written  |  |  |
|                                         | to both reload register and counter.                                    |  |  |
|                                         | While counting is in progress                                           |  |  |
|                                         | When a value is written to timer A2, A3, or A4 register, it is written  |  |  |
|                                         | to only reload register. (Transferred to counter at next reload time.)  |  |  |



Fig. 5.4.1 Structures of timer Ai mode register and timer Ai register in event counter mode

#### 5.4 Event counter mode

#### 5.4.1 Setting for event counter mode

Figures 5.4.2 and 5.4.3 show an initial setting example for registers relevant to the event counter mode. Note that when using interrupts, set up to enable the interrupts. For details, refer to "Chapter 4. INTERRUPTS."



Fig. 5.4.2 Initial setting example for registers relevant to event counter mode (1)



Fig. 5.4.3 Initial setting example for registers relevant to event counter mode (2)

## 5.4 Event counter mode

#### 5.4.2 Operation in event counter mode

- ① When the count start bit is set to "1," the counter starts counting of the count source.
- 2 The counter counts the count source's valid edges.
- ③ When the counter underflows or overflows, the reload register's contents are reloaded and counting continues.
- The timer Ai interrupt request bit is set to "1" when the counter underflows or overflows in 3.
  The interrupt request bit remains set to "1" until the interrupt request is accepted or the interrupt request bit is cleared to "0" by software.

Figure 5.4.4 shows an example of operation in the event counter mode.



Fig. 5.4.4 Example of operation in event counter mode (without pulse output function and two-phase pulse signal processing function)

#### (1) Switching between up-count and down-count

The up-down register (address  $44_{16}$ ) or the input signal from the TAiouT pin is used to switch the up-count from and to the down-count. This switching is performed by the up-down bit when the up-down switching factor select bit (bit 4 at addresses  $56_{16}$  to  $5A_{16}$ ) is "0," and by the input signal from the TAiouT pin when the up-down switching factor select bit is "1."

When switching the up-count/down-count, this switching is actually performed when the count source's next valid edge is input.

#### Switching by up-down bit

The counter down-counts when the up-down bit is "0," and up-counts when the up-down bit is "1." Figure 5.4.5 shows the structure of the up-down register.

#### ●Switching by TAiout pin's input signal

The counter down-counts when the TAiouT pin's input signal is at "L" level, and up-counts when the TAiouT pin's input signal is at "H" level.

When using the TAiout pin input signal to switch the up-count/down-count, set the port P5 and P6 direction registers' bits which correspond to the TAiout pin for the input mode.



Fig. 5.4.5 Structure of up-down register

#### 5.4 Event counter mode

#### 5.4.3 Select functions

The following describes the selective pulse output, and two-phase pulse signal processing functions.

#### (1) Pulse output function

The pulse output function is selected by setting the pulse output function select bit (bit 2 at addresses  $56_{16}$  to  $5A_{16}$ ) to "1." When this function is selected, the TAiouT pin is forcibly set for the pulse output pin regardless of the corresponding bits of the port P5 and port P6 direction registers. The TAiouT pin outputs pulses of which polarity is inverted each time the counter underflows or overflows. (Refer to Figure 5.3.6.)

When the count start bit (address 40<sub>16</sub>) is "0" (count stopped), the TAiout pin outputs "L" level.



#### (2) Two-phase pulse signal processing function (Timers A2 to A4)

For timers A2 to A4, the two-phase pulse signal processing function is selected by setting the two-phase pulse signal processing select bits (bits 5 to 7 at address 44<sub>16</sub>) to "1." (Refer to Figure 5.4.5.) Figure 5.4.6 shows the timer A2, A3, and A4 mode registers when the two-phase pulse signal processing function is selected.

With timers selecting the two-phase pulse signal processing function, the timer counts two kinds of pulses of which phases differ by 90 degrees. There are two types of the two-phase pulse signal processing: normal processing and quadruple processing. In timers A2 and A3, normal processing is performed; in timer A4, quadruple processing is performed.

For some bits of the port P5 and P6 direction registers correspond to pins used for two-phase pulse input, set these bits for the input mode.



Fig. 5.4.6 Timer A2, A3, and A4 mode registers when two-phase pulse signal processing function is selected

#### Normal processing

The timer up-counts the rising edges to the TAkN pin when the phase has the relationship that the TAkN pin's input signal level goes from "L" to "H" while the TAkout (k = 2 and 3) pin's input signal is "H" level.

The timer down-counts the falling edges to the  $TAk_{IN}$  pin when the phase has the relationship that the  $TAk_{IN}$  pin's input signal level goes from "H" to "L" while the  $TAk_{OUT}$  pin's input signal is "H" level. (Refer to Figure 5.4.7.)



Fig. 5.4.7 Normal processing

## 5.4 Event counter mode

#### •Quadruple processing

The timer up-counts all rising and falling edges to the TA4out and TA4in pins when the phase has the relationship that the TA4in pin's input signal level goes from "L" to "H" while the TA4out pin's input signal is "H" level.

The timer down-counts all rising and falling edges to the TA4<sub>OUT</sub> and TA4<sub>IN</sub> pins when the phase has the relationship that the TA4<sub>IN</sub> pin's input signal level goes from "H" to "L" while the TA4<sub>OUT</sub> pin's input signal is "H" level. (Refer to Figure 5.4.8.)

Table 5.4.3 lists the input signals to the TA4out and TA4in pins when the quadruple processing is selected.



Fig. 5.4.8 Quadruple processing

Table 5.4.3 TA4out and TA4in pins' input signals when quadruple operation is selected.

|            | Input signal to TA4out pin | Input signal to TA4IN pin |
|------------|----------------------------|---------------------------|
| Up-count   | "H" level                  | Rising                    |
|            | "L" level                  | Falling                   |
|            | Rising                     | "L" level                 |
|            | Falling                    | "H" level                 |
| Down-count | "H" level                  | Falling                   |
|            | "L" level                  | Rising                    |
|            | Rising                     | "H" level                 |
|            | Falling                    | "L" level                 |

## [Precautions when operating in event counter mode]

1. By reading the timer Ai register, the counter value can be read out at any timing while counting is in progress. However, when the timer Ai register is read at the reload timing shown in Figure 5.4.9, a value "FFFF16" (at the underflow) or "000016" (at the overflow) is read out. When reading the timer Ai register after setting a value to the register while counting is not in progress and before the counter starts counting, the set value is read out correctly.



Fig. 5.4.9 Reading timer Ai register

- 2. The TAiout pin is used for all functions listed below. Accordingly, only one of these functions can be selected for each timer.
  - •Switching between up-count and down-count by TAiour pin's input signal
  - •Pulse output function
  - •Two-phase pulse signal processing function for timers A2 to A4



## 5.5 One-shot pulse mode

# 5.5 One-shot pulse mode

In this mode, the timer outputs a pulse which has an arbitrary width once. (Refer to Table 5.5.1.) When a trigger occurs, the timer outputs "H" level from the TAiout pin for an arbitrary time. Figure 5.5.1 shows the structures of the timer Ai mode register and timer Ai register in the one-shot pulse mode.

Table 5.5.1 Specifications of one-shot pulse mode

| Item                                | Specifications                                                        |  |  |
|-------------------------------------|-----------------------------------------------------------------------|--|--|
| Count source                        | f2, f16, f64, or f512                                                 |  |  |
| Count operation                     | Down-count                                                            |  |  |
|                                     | ● When the counter value becomes "000016," reload register's con-     |  |  |
|                                     | tents are reloaded and counting stops.                                |  |  |
|                                     | • If a trigger occurs during counting, reload register's contents are |  |  |
|                                     | reloaded then and counting continues.                                 |  |  |
| Output pulse width ("H")            | n [s] n : Timer Ai register setting value                             |  |  |
| Count start condition               | ● When a trigger occurs. (Note)                                       |  |  |
|                                     | ● Internal or external trigger can be selected by software.           |  |  |
| Count stop condition                | ● When the counter value becomes "000016"                             |  |  |
|                                     | ● When count start bit is cleared to "0"                              |  |  |
| Interrupt request occurrence timing | When counting stops.                                                  |  |  |
| TAilN pin function                  | Programmable I/O port or trigger input                                |  |  |
| TAIOUT pin function                 | One-shot pulse output                                                 |  |  |
| Read from timer Ai register         | An undefined value is read out.                                       |  |  |
| Write to timer Ai register          | While counting is stopped                                             |  |  |
|                                     | When a value is written to timer Ai register, it is written to both   |  |  |
|                                     | reload register and counter.                                          |  |  |
|                                     | While counting is in progress                                         |  |  |
|                                     | When a value is written to timer Ai register, it is written to only   |  |  |
|                                     | reload register. (Transferred to counter at next reload time.)        |  |  |

Note: The trigger is generated with the count start bit = "1."



Fig. 5.5.1 Structures of timer Ai mode register and timer Ai register in one-shot pulse mode

## 5.5 One-shot pulse mode

#### 5.5.1 Setting for one-shot pulse mode

Figures 5.5.2 and 5.5.3 show an initial setting example for registers relevant to the one-shot pulse mode. Note that when using interrupts, set up to enable the interrupts. For details, refer to "Chapter 4. INTERRUPTS."



Fig. 5.5.2 Initial setting example for registers relevant to one-shot pulse mode (1)



Fig. 5.5.3 Initial setting example for registers relevant to one-shot pulse mode (2)

## 5.5 One-shot pulse mode

#### 5.5.2 Count source

In the one-shot pulse mode, the count source select bits (bits 6 and 7 at addresses 56<sub>16</sub> to 5A<sub>16</sub>) select the count source. Table 5.5.2 lists the count source frequency.

**Table 5.5.2 Count source frequency** 

| Count | source | Count source            | Count source frequency      |                              | Count source frequence       |  |
|-------|--------|-------------------------|-----------------------------|------------------------------|------------------------------|--|
| selec | t bits |                         |                             |                              |                              |  |
| b7    | b6     |                         | f(X <sub>IN</sub> ) = 8 MHz | $f(X_{IN}) = 16 \text{ MHz}$ | $f(X_{IN}) = 25 \text{ MHz}$ |  |
| 0     | 0      | f <sub>2</sub>          | 4 MHz                       | 8 MHz                        | 12.5 MHz                     |  |
| 0     | 1      | <b>f</b> <sub>16</sub>  | 500 kHz                     | 1 MHz                        | 1.5625 MHz                   |  |
| 1     | 0      | <b>f</b> <sub>64</sub>  | 125 kHz                     | 250 kHz                      | 390.625 kHz                  |  |
| 1     | 1      | <b>f</b> <sub>512</sub> | 15625 Hz                    | 31250 Hz                     | 48.8281 kHz                  |  |



#### 5.5.3 Trigger

The counter is enabled for counting when the count start bit (address 40<sub>16</sub>) is set to "1." <u>The counter starts counting when a trigger is generated</u> after it has been enabled. An internal or an external trigger can be selected as that trigger.

An internal trigger is selected when the trigger select bits (bits 4 and 3 at addresses  $56_{16}$  to  $5A_{16}$ ) are " $00_2$ " or " $01_2$ "; an external trigger is selected when the bits are " $10_2$ " or " $11_2$ ."

If a trigger is generated during counting, the reload register's contents are reloaded and the counter continues counting. If generating a trigger during counting, make sure that a certain time which is equivalent to one cycle of the timer's count source or more has passed between the previous generated trigger and a new generated trigger.

#### (1) When selecting internal trigger

A trigger is generated when writing "1" to the one-shot start bit (address  $42_{16}$ ). Figure 5.5.4 shows the structure of the one-shot start register.

#### (2) When selecting external trigger

A trigger is generated at the falling of the TAin pin's input signal when bit 3 at addresses 56<sub>16</sub> to 5A<sub>16</sub> is "0," or at its rising when bit 3 is "1."

When using an external trigger, set the port P5 and P6 direction registers' bits which correspond to the TAin pins for the input mode.



Fig. 5.5.4 Structure of one-shot start register

## 5.5 One-shot pulse mode

#### 5.5.4 Operation in one-shot pulse mode

- When the one-shot pulse mode is selected with the operating mode select bits, the TAiou
   pin outputs "L" level.
- ② When the count start bit is set to "1," the counter is enabled for counting. After that, counting starts when a trigger is generated.
- ③ When the counter starts counting, the TAiou⊤ pin outputs "H" level.
- When the counter value becomes "0000₁6," the output from the TAiouT pin becomes "L" level. Additionally, the reload register's contents are reloaded and the counter stops counting there.
- ⑤ Simultaneously at ④, the timer Ai interrupt request bit is set to "1." This interrupt request bit remains set to "1" until the interrupt request is accepted or the interrupt request bit is cleared to "0" by software.

Figure 5.5.5 shows an example of operation in the one-shot pulse mode.

When a trigger is generated after ④ above, the counter and TAiouT pin perform the same operations beginning from ② again. Furthermore, if a trigger is generated during counting, the counter down-counts once after this generated new trigger, and it continues counting with the reload register's contents reloaded. If generating a trigger during counting, make sure that a certain time which is equivalent to one cycle of the timer's count source or more has passed between the previous generated trigger and a new generated trigger.

The one-shot pulse output from the TAiout pin can be disabled by clearing the timer Ai mode register's bit 2 to "0." Accordingly, timer Ai can be also used as an internal one shot timer that does not perform the pulse output. In this case, the TAiout pin functions as a programmable I/O port.



Fig. 5.5.5 Example of operation in one-shot pulse mode (selecting external trigger)

## 5.5 One-shot pulse mode

## [Precautions when operating in one-shot pulse mode]

- 1. If the count start bit is cleared to "0" during counting, the counter stops counting and the reload register's contents are reloaded into the counter, and the TAioυτ pin's output level becomes "L." At the same time, the timer Ai interrupt request bit is set to "1."
- 2. A one-shot pulse is output synchronously with an internally generated count source. Accordingly, when selecting an external trigger, there will be a delay equivalent to one cycle of count source at maximum from when a trigger is input to the TAin pin till when a one-shot pulse is output.



Fig. 5.5.6 Output delay in one-shot pulse output

- 3. When setting the timer's operating mode in one of the followings, the timer Ai interrupt request bit is set to "1."
  - •When the one-shot pulse mode is selected after a reset
  - •When the operating mode is switched from the timer mode to the one-shot pulse mode
  - •When the operating mode is switched from the event counter mode to the one-shot pulse mode

Therefore, when using the timer Ai interrupt (interrupt request bit), be sure to clear the timer Ai interrupt request bit to "0" after above setting.

4. Do not set "000016" to the timer Ai register.

# 5.6 Pulse width modulation (PWM) mode

In this mode, the timer continuously outputs pulses which have an arbitrary width. (Refer to Table 5.6.1.) Figure 5.6.1 shows the structures of the timer Ai mode register and timer Ai register in the PWM mode.

Table 5.6.1 Specifications of PWM mode

| Item                                                      | Specifications                                                           |  |  |  |
|-----------------------------------------------------------|--------------------------------------------------------------------------|--|--|--|
| Count source                                              | f2, f16, f64, or f512                                                    |  |  |  |
| Count operation                                           | ● Down-count (operating as an 8-bit or 16-bit pulse width modulator)     |  |  |  |
|                                                           | ● Reload register's contents are reloaded at rising of PWM pulse and     |  |  |  |
|                                                           | counting continues.                                                      |  |  |  |
|                                                           | A trigger generated during counting does not affect the counting         |  |  |  |
| PMW period/"H" level width <16-bit pulse width modulator> |                                                                          |  |  |  |
|                                                           | Period = $\frac{(2^{16} - 1)}{f_i}$ [s]                                  |  |  |  |
|                                                           | "H" level width = $\frac{n}{f_i}$ [s] n: Timer Ai register setting value |  |  |  |
|                                                           | <8-bit pulse width modulator>                                            |  |  |  |
|                                                           |                                                                          |  |  |  |
|                                                           | Period = $\frac{(m + 1)(2^8 - 1)}{f_i}$ [s]                              |  |  |  |
|                                                           | "H" level width = $\frac{n(m+1)}{n(m+1)}$ [s]                            |  |  |  |
|                                                           | fi                                                                       |  |  |  |
|                                                           | m: Timer Ai register low-order 8 bits setting value                      |  |  |  |
|                                                           | n: Timer Ai register high-order 8 bits setting value                     |  |  |  |
| Count start condition                                     | ● When a trigger is generated. (Note)                                    |  |  |  |
|                                                           | ● Internal or external trigger can be selected by software.              |  |  |  |
| Count stop condition                                      | When count start bit is cleared to "0."                                  |  |  |  |
| Interrupt request occurrence timing                       | At falling of PWM pulse                                                  |  |  |  |
| TAIIN pin function                                        | Programmable I/O port or trigger input                                   |  |  |  |
| TAIOUT pin function                                       | PWM pulse output                                                         |  |  |  |
| Read from timer Ai register                               | An undefined value is read out.                                          |  |  |  |
| Write to timer Ai register                                | While counting is stopped                                                |  |  |  |
|                                                           | When a value is written to timer Ai register, it is written to both      |  |  |  |
|                                                           | reload register and counter.                                             |  |  |  |
|                                                           | While counting is in progress                                            |  |  |  |
|                                                           | When a value is written to timer Ai register, it is written to only      |  |  |  |
|                                                           | reload register. (Transferred to counter at next reload time.)           |  |  |  |

**Note:** The trigger is generated with the count start bit = "1."



Fig. 5.6.1 Structures of timer Ai mode registers and timer Ai registers in PWM mode

#### 5.6.1 Setting for PWM mode

Figures 5.6.2 and 5.6.3 show an initial setting example for registers relevant to the PWM mode. Note that when using interrupts, set up to enable the interrupts. For details, refer to "Chapter 4. INTERRUPTS."



Fig. 5.6.2 Initial setting example for registers relevant to PWM mode (1)

## 5.6 Pulse width modulation (PWM) mode



Fig. 5.6.3 Initial setting example for registers relevant to PWM mode (2)

#### 5.6.2 Count source

In the PWM mode, the count source select bits (bits 6 and 7 at addresses 56<sub>16</sub> to 5A<sub>16</sub>) select the count source. Table 5.6.2 lists the count source frequency.

**Table 5.6.2 Count source frequency** 

| Count | source | Count source           | Count source frequency      |                              | Count source frequence       |  |
|-------|--------|------------------------|-----------------------------|------------------------------|------------------------------|--|
| selec | t bits |                        |                             |                              |                              |  |
| b7    | b6     |                        | f(X <sub>IN</sub> ) = 8 MHz | f(X <sub>IN</sub> ) = 16 MHz | $f(X_{IN}) = 25 \text{ MHz}$ |  |
| 0     | 0      | f <sub>2</sub>         | 4 MHz                       | 8 MHz                        | 12.5 MHz                     |  |
| 0     | 1      | f <sub>16</sub>        | 500 kHz                     | 1 MHz                        | 1.5625 MHz                   |  |
| 1     | 0      | <b>f</b> <sub>64</sub> | 125 kHz                     | 250 kHz                      | 390.625 kHz                  |  |
| 1     | 1      | f <sub>512</sub>       | 15625 Hz                    | 31250 Hz                     | 48.8281 kHz                  |  |

#### 5.6.3 Trigger

When a trigger is generated, the TAiout pin starts outputting PWM pulses. An internal or an external trigger can be selected as that trigger.

An internal trigger is selected when the trigger select bits (bits 4 and 3 at addresses 56<sub>16</sub> to 5A<sub>16</sub>) are "00<sub>2</sub>" or "01<sub>2</sub>"; an external trigger is selected when the bits are "10<sub>2</sub>" or "11<sub>2</sub>."

A trigger generated during outputting of PWM pulses is ignored and it does not affect the pulse output operation.

#### (1) When selecting internal trigger

A trigger is generated when writing "1" to the count start bit (at address 40<sub>16</sub>).

## (2) When selecting external trigger

A trigger is generated at the falling of the TAIN pin's input signal when bit 3 at addresses 56<sub>16</sub> to 5A<sub>16</sub> is "0," or at its rising when bit 3 is "1." However, the trigger input is accepted only when the count start bit is "1."

When using an external trigger, set the port P5 and P6 direction registers' bits which correspond to the TAin pins for the input mode.

## 5.6 Pulse width modulation (PWM) mode

#### 5.6.4 Operation in PWM mode

- ① When the PWM mode is selected with the operating mode select bits, the TAiout pin outputs "L" level.
- ② When a trigger is generated, the counter (pulse width modulator) starts counting and the TAiouτ pin outputs a PWM pulse (Notes 1 and 2).
- The timer Ai interrupt request bit is set to "1" each time the PWM pulse level goes from "H" to "L." The interrupt request bit remains set to "1" until the interrupt request is accepted or the interrupt request bit is cleared to "0" by software.
- Each time a PWM pulse has been output for one period, the reload register's contents are reloaded and
   the counter continues counting.

The following explains operation of the pulse width modulator.

## [16-bit pulse width modulator]

When the 16/8-bit PWM mode select bit is set to "0," the counter operates as a 16-bit pulse width modulator. Figures 5.6.4 and 5.6.5 show operation examples of the 16-bit pulse width modulator.

#### [8-bit pulse width modulator]

When the 16/8-bit PWM mode select bit is set to "1," the counter is divided into 8-bit halves. Then, the high-order 8 bits operate as an 8-bit pulse width modulator, and the low-order 8 bits operate as an 8-bit prescaler. Figures 5.6.6 and 5.6.7 show operation examples of the 8-bit pulse width modulator.

- Notes 1: If a value "000016" is set into the timer Ai register when the counter operates as a 16-bit pulse width modulator, the pulse width modulator does not operate and the output from the TAiout pin remains "L" level. The timer Ai interrupt request does not occur. Similarly, if a value "0016" is set into the high-order 8 bits of the timer Ai register when the counter operates as an 8-bit pulse width modulator, the same is performed.
  - 2: When the counter operates as an 8-bit pulse width modulator, the TAioυτ pin outputs "L" level of the PWM pulse which has the same width as set "H" level of the PWM pulse after a trigger generated. After that, the PWM pulse output starts from the TAioυτ pin.



Fig. 5.6.4 Operation example of 16-bit pulse width modulator



Fig. 5.6.5 Operation example of 16-bit pulse width modulator (when counter value is updated during pulse output)

## 5.6 Pulse width modulation (PWM) mode



Fig. 5.6.6 Operation example of 8-bit pulse width modulator



Fig. 5.6.7 Operation example of 8-bit pulse width modulator (when counter value is updated during pulse output)

## 5.6 Pulse width modulation (PWM) mode

## [Precautions when operating in PWM mode]

- 1. If the count start bit is cleared to "0" while outputting PWM pulses, the counter stops counting. When the TAiout pin was outputting "H" level at that time, the output level becomes "L" and the timer Ai interrupt request bit is set to "1." When the TAiout pin was outputting "L" level, the output level does not change and the timer Ai interrupt request does not occur.
- 2. When setting the timer's operating mode in one of the followings, the timer Ai interrupt request bit is set to "1."
  - •When the PWM mode is selected after a reset
  - ●When the operating mode is switched from the timer mode to PWM mode
  - ●When the operating mode is switched from the event counter mode to the PWM mode

Therefore, when using the timer Ai interrupt (interrupt request bit), be sure to clear the timer Ai interrupt request bit to "0" after the above setting.

# CHAPTER 6 TIMER B

- 6.1 Overview
- 6.2 Block description
- 6.3 Timer mode
- 6.4 Event counter mode
- 6.5 Pulse period/pulse width measurement mode

# TIMER B

### 6.1 Overview 6.2 Block description

Timer B consists of three counters (Timers B0 to B2) each equipped with a 16-bit reload function. Timers B0 to B2 have identical functions and operate independently of each other.

#### 7703 Group

Timers B1 and B2s' function of the 7703 Group varies from the 7702 Group's. Refer to "Chapter 20. 7703 GROUP."

## 6.1 Overview

Timer Bi (i = 0 to 2) has three operating modes listed below.

#### • Timer mode

The timer counts an internally generated count source.

#### • Event counter mode

The timer counts an external signal.

#### • Pulse period/pulse width measurement mode

The timer measures an external signal's pulse period or pulse width

## 6.2 Block description

Figure 6.2.1 shows the block diagram of Timer B. Explanation of registers relevant to timer B is described below.



Fig. 6.2.1 Block diagram of Timer B

#### 6.2.1 Counter and reload register (timer Bi register)

Each of timer Bi counter and reload register consists of 16 bits and has the following functions.

#### (1) Functions in timer mode and event counter mode

The counter down-counts each time count source is input. The reload register is used to store the initial value of the counter. When the counter underflows, the reload register's contents are reloaded into the counter.

Values are set to the counter and reload register by writing a value to the timer Bi register. Table 6.2.1 lists the memory assignment of the timer Bi register.

The value written into the timer Bi register when the counting is not in progress is set to the counter and reload register. The value written into the timer Bi register when the counting is in progress is set to only the reload register. In this case, the reload register's updated contents are transferred to the counter when the counter underflows next time. The counter value is read out by reading out the timer Bi register.

Note: When reading and writing from/to the timer Bi register, perform them in an unit of 16 bits. For more information about the value got by reading the timer Bi register, refer to "[Precautions when operating in timer mode]" and "[Precautions when operating in event counter mode]."

#### (2) Functions in pulse period/pulse width measurement mode

The counter up-counts each time count source is input. The reload register is used to hold the pulse period or pulse width measurement result. When a valid edge is input to the TBi<sub>IN</sub> pin, the counter value is transferred to the reload register. In this mode, the value got by reading the timer Bi register is the reload register's contents, so that the measurement result is obtained.

Note: When reading from the timer Bi register, perform it in an unit of 16 bits.



| Timer Bi register | High-order byte          | Low-order byte           |
|-------------------|--------------------------|--------------------------|
| Timer B0 register | Address 51 <sub>16</sub> | Address 50 <sub>16</sub> |
| Timer B1 register | Address 53 <sub>16</sub> | Address 52 <sub>16</sub> |
| Timer B2 register | Address 55 <sub>16</sub> | Address 54 <sub>16</sub> |

**Note**: When reset, the contents of the timer Bi register are undefined.



# TIMER B

## 6.2 Block description

#### 6.2.2 Count start register

This register is used to start and stop counting. Each bit of this register corresponds each timer. Figure 6.2.2 shows the structure of the count start register.



Fig. 6.2.2 Structure of count start register

#### 6.2.3 Timer Bi mode register

Figure 6.2.3 shows the structure of the timer Bi mode register. The operating mode select bits are used to select the operating mode of timer Bi. Bits 2 and 3 and bits 5 to 7 have different functions according to the operating mode. These bits are described in the paragraph of each operating mode.



Fig. 6.2.3 Structure of timer Bi mode register

# TIMER B

## 6.2 Block description

#### 6.2.4 Timer Bi interrupt control register

Figure 6.2.4 shows the structure of the timer Bi interrupt control register. For details about interrupts, refer to "Chapter 4. INTERRUPTS."



Fig. 6.2.4 Structure of timer Bi interrupt control register

#### (1) Interrupt priority level select bits (bits 2 to 0)

These bits select a timer Bi interrupt's priority level. When using timer Bi interrupts, select priority levels 1 to 7. When the timer Bi interrupt request occurs, its priority level is compared with the processor interrupt priority level (IPL), so that the requested interrupt is enabled only when its priority level is higher than the IPL. (However, this applies when the interrupt disable bit (I) = "0.") To disable timer Bi interrupts, set these bits to "0002" (level 0).

#### (2) Interrupt request bit (bit 3)

This bit is set to "1" when the timer Bi interrupt request occurs. This bit is automatically cleared to "0" when the timer Bi interrupt request is accepted. This bit can be set to "1" or cleared to "0" by software.

# 6.2.5 Port P6 direction register

Timer Bi's input pins are shared with port P6. When using these pins as Timer Bi's input pins, set the corresponding bits of the port P6 direction register to "0" to set these pins for the input mode. Figure 6.2.5 shows the relationship between port P6 direction register and Timer Bi's input pins.



Fig. 6.2.5 Relationship between port P6 direction register and Timer Bi's input pins

FOLVIL

# 6.3 Timer mode

# 6.3 Timer mode

In this mode, the timer counts an internally generated count source. (Refer to Table 6.3.1.) Figure 6.3.1 shows the structures of the timer Bi mode register and timer Bi register in the timer mode.

Table 6.3.1 Specifications of timer mode

| Item                                | Specifications                                                          |  |
|-------------------------------------|-------------------------------------------------------------------------|--|
| Count source                        | f2, f16, f64, or f512                                                   |  |
| Count operation                     | •Down-count                                                             |  |
|                                     | •When the counter underflows, reload register's contents are reloaded   |  |
|                                     | and counting continues.                                                 |  |
| Divide ratio                        | $\frac{1}{(n+1)}$ n: Timer Bi register setting value                    |  |
| Count start condition               | When count start bit is set to "1."                                     |  |
| Count stop condition                | When count start bit is cleared to "0."                                 |  |
| Interrupt request occurrence timing | When the counter underflows.                                            |  |
| TBiin pin function                  | Programmable I/O port                                                   |  |
| Read from timer Bi register         | Counter value can be read out.                                          |  |
| Write to timer Bi register          | While counting is stopped                                               |  |
|                                     | When a value is written to the timer Bi register, it is written to both |  |
|                                     | reload register and counter.                                            |  |
|                                     | While counting is in progress                                           |  |
|                                     | When a value is written to the timer Bi register, it is written to only |  |
|                                     | reload register. (Transferred to counter at next reload time.)          |  |



Fig. 6.3.1 Structures of timer Bi mode register and timer Bi register in timer mode

#### 6.3 Timer mode

#### 6.3.1 Setting for timer mode

Figure 6.3.2 shows an initial setting example for registers relevant to the timer mode. Note that when using interrupts, set up to enable the interrupts. For details, refer to "Chapter 4. INTERRUPTS."



Fig. 6.3.2 Initial setting example for registers relevant to timer mode

#### 6.3.2 Count source

In the timer mode, the count source select bits (bits 6 and 7 at addresses 5B16 to 5D16) select the count source. Table 6.3.2 lists the count source frequency.

Table 6.3.2 Count source frequency

| Count       | source | Count source     | Count source frequency |                              | су                           |
|-------------|--------|------------------|------------------------|------------------------------|------------------------------|
| select bits |        |                  |                        |                              |                              |
| b7          | b6     |                  | $f(X_{IN}) = 8 MHz$    | f(X <sub>IN</sub> ) = 16 MHz | $f(X_{IN}) = 25 \text{ MHz}$ |
| 0           | 0      | f <sub>2</sub>   | 4 MHz                  | 8 MHz                        | 12.5 MHz                     |
| 0           | 1      | f <sub>16</sub>  | 500 kHz                | 1 MHz                        | 1.5625 MHz                   |
| 1           | 0      | f <sub>64</sub>  | 125 kHz                | 250 kHz                      | 390.625 kHz                  |
| 1           | 1      | f <sub>512</sub> | 15625 Hz               | 31250 Hz                     | 48.8281 kHz                  |



# 6.3 Timer mode

#### 6.3.3 Operation in timer mode

- ① When the count start bit is set to "1," the counter starts counting of the count source.
- 2 When the counter underflows, the reload register's contents are reloaded and counting continues.
- ③ The timer Bi interrupt request bit is set to "1" when the counter underflows in ②. The interrupt request bit remains set to "1" until the interrupt request is accepted or the interrupt request bit is cleared to "0" by software.

Figure 6.3.3 shows an example of operation in the timer mode.



Fig. 6.3.3 Example of operation in timer mode

# [Precautions when operating in timer mode]

By reading the timer Bi register, the counter value can be read out at any timing while counting is in progress. However, if the timer Bi register is read at the reload timing shown in Figure 6.3.4, the value "FFFF16" is read out. When reading the timer Bi register after setting a value to the register while counting is not in progress and before the counter starts counting, the set value can be read out correctly.



Fig. 6.3.4 Reading timer Bi register

# 6.4 Event counter mode

# 6.4 Event counter mode

In this mode, the timer counts an external signal. (Refer to Table 6.4.1.) Figure 6.4.1 shows the structures of the timer Bi mode register and the timer Bi register in the event counter mode.

Table 6.4.1 Specifications of event counter mode

| Item                                | Specifications                                                                       |  |
|-------------------------------------|--------------------------------------------------------------------------------------|--|
| Count source                        | •External signal input to the TBiIN pin                                              |  |
|                                     | •The count source's effective edge can be selected from the falling edge, the rising |  |
|                                     | edge, or both of the falling and rising edges by software.                           |  |
| Count operation                     | •Down-count                                                                          |  |
|                                     | •When the counter underflows, reload register's contents are reloaded                |  |
|                                     | and counting continues.                                                              |  |
| Divide ratio                        | $\frac{1}{(n+1)}$ n: Timer Bi register setting value                                 |  |
| Count start condition               | When count start bit is set to "1."                                                  |  |
| Count stop condition                | When count start bit is cleared to "0."                                              |  |
| Interrupt request occurrence timing | When the counter underflows.                                                         |  |
| TBiin pin function                  | Count source input                                                                   |  |
| Read from timer Bi register         | Counter value can be read out.                                                       |  |
| Write to timer Bi register          | While counting is stopped                                                            |  |
|                                     | When a value is written to the timer Bi register, it is written to both              |  |
|                                     | reload register and counter.                                                         |  |
|                                     | While counting is in progress                                                        |  |
|                                     | When a value is written to the timer Bi register, it is written to only              |  |
|                                     | reload register. (Transferred to counter at next reload time.)                       |  |



# 6.4 Event counter mode



Fig. 6.4.1 Structures of timer Bi mode register and timer Bi register in event counter mode

#### 6.4 Event counter mode

#### 6.4.1 Setting for event counter mode

Figure 6.4.2 shows an initial setting example for registers relevant to the event counter mode. Note that when using interrupts, set up to enable the interrupts. For details, refer to section "Chapter 4. INTERRUPTS."



Fig. 6.4.2 Initial setting example for registers relevant to event counter mode

#### 6.4.2 Operation in event counter mode

- ① When the count start bit is set to "1," the counter starts counting of the count source.
- ② The counter counts the count source's valid edges.
- ③ When the counter underflows, the reload register's contents are reloaded and counting continues.
- The timer Bi interrupt request bit is set to "1" when the counter underflows in 3.
  The interrupt request bit remains set to "1" until the interrupt request is accepted or the interrupt request bit is cleared to "0" by software.

Figure 6.4.3 shows an example of operation in the event counter mode.



Fig. 6.4.3 Example of operation in event counter mode

# 6.4 Event counter mode

# [Precautions when operating in event counter mode]

By reading the timer Bi register, the counter value can be read out at any timing while counting is in progress. However, if the timer Bi register is read at the reload timing shown in Figure 6.4.4, the value "FFFF16" is read out. When reading the timer Bi register after setting a value to the register while counting is not in progress and before the counter starts counting, the set value can be read out correctly.



Fig. 6.4.4 Reading timer Bi register

# 6.5 Pulse period/pulse width measurement mode

In these mode, the timer measures an external signal's pulse period or pulse width. (Refer to Table 6.5.1.) Figure 6.5.1 shows the structures of the timer Bi mode register and timer Bi register in the pulse period/pulse width measurement mode.

#### Pulse period measurement

The timer measures the pulse period of the external signal that is input to the TBin pin.

#### • Pulse width measurement

The timer measures the pulse width ("L" level and "H" level widths) of the external signal that is input to the TBi<sub>IN</sub> pin.

Table 6.5.1 Specifications of pulse period/pulse width measurement mode

| Item                                | Specifications                                                                            |  |
|-------------------------------------|-------------------------------------------------------------------------------------------|--|
| Count source                        | f2, f16, f64, or f512                                                                     |  |
| Count operation                     | ● Up-count                                                                                |  |
|                                     | <ul> <li>Counter value is transferred to reload register at valid edge of mea-</li> </ul> |  |
|                                     | surement pulse, and counting continues after clearing the counter                         |  |
|                                     | value to "000016."                                                                        |  |
| Count start condition               | When count start bit is set to "1"                                                        |  |
| Count stop condition                | When count start bit is cleared to "0"                                                    |  |
| Interrupt request occurrence timing | g ● When valid edge of measurement pulse is input (Note 1).                               |  |
|                                     | ● When counter overflows (overflow flag* is set to "1" simultaneously).                   |  |
| TBiin pin function                  | Measurement pulse input                                                                   |  |
| Read from timer Bi register         | The value got by reading timer Bi register is the reload register's                       |  |
|                                     | contents, measurement result (Note 2).                                                    |  |
| Write to timer Bi register          | Impossible.                                                                               |  |

Overflow flag\*: The bit used to identify the source of an interrupt request occurrence.

- **Notes 1:** This interrupt request does not occur when the first valid edge is input after the timer starts counting.
  - 2: The value read out from the timer Bi register is undefined until the second valid edge is input after the timer starts counting.

# 6.5 Pulse period/pulse width measurement mode



Fig. 6.5.1 Structures of timer Bi mode register and timer Bi register in pulse period/pulse width measurement mode

#### 6.5.1 Setting for pulse period/pulse width measurement mode

Figure 6.5.2 shows an initial setting example for registers relevant to the pulse period/pulse width measurement mode.

Note that when using interrupts, set up to enable the interrupts. For details, refer to "Chapter 4. INTERRUPTS."



# 6.5 Pulse period/pulse width measurement mode



Fig. 6.5.2 Initial setting example for registers relevant to pulse period/pulse width measurement mode

#### 6.5.2 Count source

In the pulse period/pulse width measurement mode, the count source select bits (bits 6 and 7 at addresses  $5B_{16}$  to  $5D_{16}$ ) select the count source.

Table 6.5.2 lists the count source frequency.

Table 6.5.2 Count source frequency

| Count source |    | Count source           | Count source frequency |                              |                              |
|--------------|----|------------------------|------------------------|------------------------------|------------------------------|
| select bits  |    |                        |                        |                              |                              |
| b7           | b6 |                        | $f(X_{IN}) = 8 MHz$    | f(X <sub>IN</sub> ) = 16 MHz | $f(X_{IN}) = 25 \text{ MHz}$ |
| 0            | 0  | f <sub>2</sub>         | 4 MHz                  | 8 MHz                        | 12.5 MHz                     |
| 0            | 1  | <b>f</b> <sub>16</sub> | 500 kHz                | 1 MHz                        | 1.5625 MHz                   |
| 1            | 0  | f <sub>64</sub>        | 125 kHz                | 250 kHz                      | 390.625 kHz                  |
| 1            | 1  | f <sub>512</sub>       | 15625 Hz               | 31250 Hz                     | 48.8281 kHz                  |
|              |    |                        | annoi                  | mced                         |                              |

# 6.5 Pulse period/pulse width measurement mode

#### 6.5.3 Operation in pulse period/pulse width measurement mode

- ① When the count start bit is set to "1," the counter starts counting of the count source.
- ② The counter value is transferred to the reload register when an valid edge of the measurement pulse is detected. (Refer to section "(1) Pulse period/pulse width measurement.")
- 3 The counter value is cleared to "000016" after the transfer in 2, and the counter continues counting.
- ④ The timer Bi interrupt request bit is set to "1" when the counter value is cleared to "0000₁6" in ③ (Note). The interrupt request bit remains set to "1" until the interrupt request is accepted or the interrupt request bit is cleared to "0" by software.
- ⑤ The timer repeats operations ② to ④ above.

**Note:** The timer Bi interrupt request does not occur when <u>the first valid edge</u> is input after the timer starts counting.

#### (1) Pulse period/pulse width measurement

The measurement mode select bits (bits 2 and 3 at addresses 5B<sub>16</sub> to 5D<sub>16</sub>) specify whether the pulse period of an external signal is measured or its pulse width is done. Table 6.5.3 lists the relationship between the measurement mode select bits and the pulse period/pulse width measurements. Make sure that the measurement pulse interval from the falling to the rising, and from the rising to the falling are two cycles of the count source or more. Additionally, use software to identify whether the measurement result indicates the "H" level or the "L" level width.

Table 6.5.3 Relationship between measurement mode select bits and pulse period/pulse width measurements

| b3 | b2   | Pulse period/pulse width measurement | Measurement interval (Valid edges)                 |
|----|------|--------------------------------------|----------------------------------------------------|
| 0  | 0    | Pulse period measurement             | From falling to falling (Falling)                  |
| 0  | 1    |                                      | From rising to rising (Rising)                     |
| 1  | 0    | Pulse width measurement              | From falling to rising, and from rising to falling |
|    | <br> |                                      | (Falling and rising)                               |
| 1  | 1    | Not selected                         |                                                    |

# 6.5 Pulse period/pulse width measurement mode

#### (2) Timer Bi overflow flag

The timer Bi interrupt request occurs when the measurement pulse's valid edge is input or the counter overflows. The timer Bi overflow flag is used to identify the cause of the interrupt request, that is, whether it is an overflow occurrence or an effective edge input.

The timer Bi overflow flag is set to "1" by an overflow. Accordingly, the cause of the interrupt request occurrence is identified by checking the timer Bi overflow flag in the interrupt routine. When a value is written to the timer Bi mode register with the count start bit = "1," the timer Bi overflow flag is cleared to "0" at the next count timing of the count source

The timer Bi overflow flag is a read-only bit.

Use the timer Bi interrupt request bit to detect the overflow timing. Do not use the timer Bi overflow flag to do that.

Figure 6.5.3 shows the operation during pulse period measurement. Figure 6.5.4 shows the operation during pulse width measurement.



Fig. 6.5.3 Operation during pulse period measurement

# EOL announced

# 6.5 Pulse period/pulse width measurement mode



Fig. 6.5.4 Operation during pulse width measurement

# [Precautions when operating in pulse period/pulse width measurement mode]

- 1. The timer Bi interrupt request occurs by the following two causes:
  - Input of measured pulse's valid edge
  - Counter overflow

When the overflow is the cause of the interrupt request occurrence, the timer Bi overflow flag is set to "1."

- 2. After reset, the timer Bi overflow flag is undefined. When writing to the timer Bi mode register with the count start bit = "1," this flag can be cleared to "0" at the next count timing of the count source.
- 3. An undefined value is transferred to the reload register when the first valid edge is input after the counter starts counting. In this case, the timer Bi interrupt request does not occur.
- 4. The counter value at start of counting is undefined. Accordingly, the timer Bi interrupt request may occur by the overflow immediately after the counter starts counting.
- 5. If the contents of the measurement mode select bits are changed after the counter starts counting, the timer Bi interrupt request bit is set to "1." When writing the same value which has been set yet to the measurement mode select bits, the timer Bi interrupt request bit is not changed, that is, the bit retains the state.
- 6. If the input signal to the TBin pin is affected by noise, etc., the counter may not perform the exact measurement. We recommend to verify, by software, that the measurement values are within a constant range.

# **MEMORANDUM**



# CHAPTER 7 SERIAL I/O

- 7.1 Overview
- 7.2 Block description
- 7.3 Clock synchronous serial I/O mode
- 7.4 Clock asynchronous serial I/O (UART) mode

# SERIAL I/O

#### 7.1 Overview

This chapter describes the Serial I/O.

The Serial I/O consists of 2 channels: UART0 and UART1. They each have a transfer clock generating timer for the exclusive use of them and can operate independently. UART0 and UART1 have the same functions. 7703 Group

UART1's function of the 7703 Group varies from the 7702 Group's. Refer to "Chapter 20. 7703 GROUP."

# 7.1 Overview

UARTi (i = 0 and 1) has the following 2 operating modes:

- ●Clock synchronous serial I/O mode

  Transmitter and receiver use the same clock as the transfer clock. Transfer data has the length of 8 bits.
- ●Clock asynchronous serial I/O (UART) mode

  Transfer rate and transfer data format can arbitrarily be set. The user can select a 7-bit, 8-bit, or 9-bit length as the transfer data length.

Figure 7.1.1 shows the transfer data formats in each operating mode.



Fig. 7.1.1 Transfer data formats in each operating mode

# 7.2 Block description

Figure 7.2.1 shows the block diagram of Serial I/O. Registers relevant to Serial I/O are described below.



Fig. 7.2.1 Block diagram of Serial I/O

# SERIAL I/O

# 7.2 Block description

#### 7.2.1 UARTi transmit/receive mode register

Figure 7.2.2 shows the structure of UARTi transmit/receive mode register. The serial I/O mode select bits is used to select UARTi's operating mode. Bits 4 to 6 are described in the section "7.4.2 Transfer data format," and bit 7 is done in the section "7.4.8 Sleep mode."



Fig. 7.2.2 Structure of UARTi transmit/receive mode register

#### (1) Internal/External clock select bit (bit 3)

[Clock synchronous serial I/O mode]

By clearing this bit to "0" in order to select an internal clock, the clock which is selected with the BRG count source select bits (bits 0 and 1 at addresses 34<sub>16</sub>, 3C<sub>16</sub>) becomes the count source of BRGi (described later). The BRGi output of which frequency is divided by 2 becomes the transfer clock. Additionally, the transfer clock is output from the CLKi pin.

By setting this bit to "1" in order to select an external clock, the clock input to the CLKi pin becomes the transfer clock.

#### [UART mode]

By clearing this bit to "0" in order to select an internal clock, the clock which is selected with the BRG count source select bits (bits 0 and 1 at addresses 34<sub>16</sub>, 3C<sub>16</sub>) becomes the count source of the BRGi (described later). Then, the CLKi pin functions as a programmable I/O port.

By setting this bit to "1" in order to select an external clock, the clock input to the CLKi pin becomes the count source of BRGi.

Always in the UART mode, the BRGi output of which frequency is divided by 16 is the transfer clock.

BRGi: UARTi baud rate register (Refer to section "7.2.6 UARTi baud rate register (BRGi).")



# SERIAL I/O

# 7.2 Block description

#### 7.2.2 UARTi transmit/receive control register 0

Figure 7.2.3 shows the structure of UARTi transmit/receive control register 0. For bits 0 and 1, refer to "7.2.1 (1) Internal/External clock select bit."



Fig. 7.2.3 Structure of UARTi transmit/receive control register 0

#### (1) CTS/RTS select bit (bit 2)

By clearing this bit to "0" in order to select the  $\overline{CTS}$  function, pins P8 $_0$  and P8 $_4$  function as  $\overline{CTS}$  input pins, and the input signal of "L" level to these pins becomes one of the transmission conditions. By setting this bit to "1" in order to select the  $\overline{RTS}$  function, pins P8 $_0$  and P8 $_4$  become  $\overline{RTS}$  output pins. When the receive enable bit (bit 2 at addresses 35 $_16$ , 3D $_16$ ) is "0" (reception disabled), the  $\overline{RTS}$  output pin outputs "H" level.

The output level of this pin becomes "L" when the receive enable bit is set to "1." It becomes "H" when reception starts and it becomes "L" when reception is completed.

#### (2) Transmit register empty flag (bit 3)

This flag is cleared to "0" when the UARTi transmit buffer register's contents are transferred to the UARTi transmit register. When transmission is completed and the UARTi transmit register becomes empty, this flag is set to "1."

#### 7.2.3 UARTi transmit/receive control register 1

Figure 7.2.4 shows the structure of UARTi transmit/receive control register 1. For bits 4 to 7, refer to each operation mode's description.



the low-order byte of the UARTi receive buffer register (addresses 3616, 3E16) out.

2: Bits 5 to 7 are ignored in the clock synchronous serial I/O mode.

Fig. 7.2.4 Structure of UARTi transmit/receive control register 1

# SERIAL I/O

# 7.2 Block description

#### (1) Transmit enable bit (bit 0)

By setting this bit to "1," UARTi enters the transmission enable state. By clearing this bit to "0" during transmission, UARTi enters the transmission disable state after the transmission which is performed at that time is completed.

#### (2) Transmit buffer empty flag (bit 1)

This flag is set to "1" when data set in the UARTi transmit buffer register is transferred from the UARTi transmit buffer register to the UARTi transmit register. This flag is cleared to "0" when data is set in the UARTi transmit buffer register.

# (3) Receive enable bit (bit 2)

By setting this bit to "1," UARTi enters the reception enable state. By clearing this bit to "0" during reception, UARTi guits the reception then and enters the reception disable state.

#### (4) Receive complete flag (bit 3)

This flag is set to "1" when data is ready in the UARTi receive register and that is transferred to the UARTi receive buffer register (i.e., when reception is completed). This flag is cleared to "0" when the low-order byte of the UARTi receive buffer register is read out or when the receive enable bit (bit 2) is cleared to "0."

#### 7.2.4 UARTi transmit register and UARTi transmit buffer register

Figure 7.2.5 shows the block diagram of transmit section; Figure 7.2.6 shows the structure of UARTi transmit buffer register.



Fig. 7.2.5 Block diagram of transmit section



Fig. 7.2.6 Structure of UARTi transmit buffer register

# SERIAL I/O

# 7.2 Block description

The UARTi transmit buffer register is used to set transmit data. Set the transmit data into the low-order byte of this register when operating in the clock synchronous serial I/O mode or when a 7-bit or 8-bit length of transfer data is selected in the UART mode. When a 9-bit length of transfer data is selected in the UART mode, set the transmit data into the UARTi transmit buffer register as follows:

- •Bit 8 of the transmit data into bit 0 of high-order byte of this register.
- •Bits 7 to 0 of the transmit data into the low-order byte of this register.

The transmit data which is set in the UARTi transmit buffer register is transferred to the UARTi transmit register when the transmission conditions are satisfied, and then it is output from the TxDi pin synchronously with the transfer clock. The UARTi transmit buffer register becomes empty when the data which is set in the UARTi transmit buffer register is transferred to the UARTi transmit register. Accordingly, the user can set next transmit data.

When quitting the transmission which is in progress and setting the UARTi transmit buffer register again, follow the procedure described bellow:

- ① Clear the serial I/O mode select bits (bits 2 to 0 at addresses 30<sub>16</sub>, 38<sub>16</sub>) to "000<sub>2</sub>" (Serial I/O disabled).
- 2 Set the serial I/O mode select bits again.
- 3 Set the transmit enable bit (bit 0 at addresses 35<sub>16</sub>, 3D<sub>16</sub>) to "1" (transmission enabled) and set transmit data in the UARTi transmit buffer register.

#### 7.2.5 UARTi receive register and UARTi receive buffer register

Figure 7.2.7 shows the block diagram of receive section; Figure 7.2.8 shows the structure of UARTi receive buffer register.



Fig. 7.2.7 Block diagram of receive section



Fig. 7.2.8 Structure of UARTi receive buffer register

# SERIAL I/O

# 7.2 Block description

The UARTi receive register is used to convert serial data which is input to the RxD<sub>i</sub> pin into parallel data. This register takes in the input signal to the RxD<sub>i</sub> pin synchronously with the transfer clock, one bit at a time.

The UARTi receive buffer register is used to read out receive data. When reception is completed, receive data which is taken in the UARTi receive register is automatically transferred to the UARTi receive buffer register. The contents of UARTi receive buffer register is updated when the next data is ready before reading out the data which has been transferred to the UARTi receive buffer register (i.e., an overrun error occurs).

The UARTi receive buffer register is initialized by setting the receive enable bit (bit 2 at addresses 35<sub>16</sub>, 3D<sub>16</sub>) to "1" after clearing it to "0."

Figure 7.2.9 shows the contents of UARTi receive buffer register when reception is completed.



Fig. 7.2.9 Contents of UARTi receive buffer register when reception is completed

#### 7.2.6 UARTi baud rate register (BRGi)

The UARTi baud rate register (BRGi) is an 8-bit timer exclusively used for UARTi to generate a transfer clock. It has a reload register. Assuming that a value set in the BRGi is "n" (n = "0016" to "FF16"), the BRGi divides the count source frequency by n + 1.

In the clock synchronous serial I/O mode, the BRGi is valid when an internal clock is selected, and a clock of which frequency is the BRGi output's frequency divided by 2 becomes the transfer clock. In the UART mode, the BRGi is always valid, and a clock of which frequency is the BRGi output's frequency divided by 16 becomes the transfer clock.

The data which is written to the addresses 31<sub>16</sub> and 39<sub>16</sub> is written to both the timer register and the reload register whether transmission/reception is stopped or in progress. Accordingly, writing to their addresses, perform it while that is stopped.

Figure 7.2.10 shows the structure of the UARTi baud rate register (BRGi); Figure 7.2.11 shows the block diagram of transfer clock generating section.



Fig. 7.2.10 Structure of UARTi baud rate register (BRGi)



Fig. 7.2.11 Block diagram of transfer clock generating section

# 7.2 Block description

#### 7.2.7 UARTi transmit interrupt control and UARTi receive interrupt control registers

When using UARTi, 2 types of interrupts, which are UARTi transmit and UARTi receive interrupts, can be used. Each interrupt has its corresponding interrupt control register. Figure 7.2.12 shows the structure of UARTi transmit interrupt control and UARTi receive interrupt control registers.

For details about interrupts, refer to "Chapter 4. INTERRUPTS."



Fig. 7.2.12 Structure of UARTi transmit interrupt control and UARTi receive interrupt control registers

#### (1) Interrupt priority level select bits (bits 0 to 2)

These bits select the priority level of the UARTi transmit interrupt or UARTi receive interrupt. When using UARTi transmit/receive interrupt, select priority levels 1 to 7. When the UARTi transmit/receive interrupt request occurs, its priority level is compared with the processor interrupt priority level (IPL), so that the requested interrupt is enabled only when its priority level is higher than the IPL. (However, this applies when the interrupt disable flag (I) = "0.") To disable the UARTi transmit/receive interrupt, set these bits to "0002" (level 0).

#### (2) Interrupt request bit (bit 3)

The UARTi transmit interrupt request bit is set to "1" when data is transferred from the UARTi transmit buffer register to the UARTi transmit register. The UARTi receive interrupt request bit is set to "1" when data is transferred from the UARTi receive register to the UARTi receive buffer register. However, when an overrun error occurs, it does not change.

Each interrupt request bit is automatically cleared to "0" when its corresponding interrupt request is accepted. This bit can be set to "1" or "0" by software.



## 7.2 Block description

#### 7.2.8 Port P8 direction register

I/O pins of UARTi are shared with port P8. When using pins P8<sub>2</sub> and P8<sub>6</sub> as serial data input pins (RxD<sub>i</sub>), set the corresponding bits of the port P8 direction register to "0" to set these pins for the input mode. When using pins P8<sub>0</sub>, P8<sub>1</sub>, P8<sub>3</sub> to P8<sub>5</sub> and P8<sub>7</sub> as I/O pins (CTS<sub>i</sub>/RTS<sub>i</sub>, CLK<sub>i</sub>, TxD<sub>i</sub>) of UARTi, these pins are forcibly set as I/O pins of UARTi regardless of port P8 direction register's contents. Figure 7.2.13 shows the relationship between the port P8 direction register and UARTi's I/O pins.

| b7 b6 b5 b4 b3 b2 b1 b0 | rt P8 d | irection register (Address 14 <sub>16</sub> ) |                                                                                                                         |          |    |
|-------------------------|---------|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|----------|----|
|                         | Bit     | Corresponding pin                             | Functions                                                                                                               | At reset | RW |
|                         | 0       | CTS <sub>0</sub> /RTS <sub>0</sub> pin        | 0 : Input mode                                                                                                          | 0        | RW |
|                         | 1       | CLK₀ pin                                      | 1 : Output mode  When using pins P82 and P86 as serial data input pins (RxD0, RxD1), set the corresponding bits to "0." | 0        | RW |
|                         | 2       | RxD₀ pin                                      |                                                                                                                         | 0        | RW |
| [                       | 3       | TxD₀ pin                                      |                                                                                                                         | 0        | RW |
|                         | 4       | CTS <sub>1</sub> /RTS <sub>1</sub> pin        |                                                                                                                         | 0        | RW |
|                         | 5       | CLK <sub>1</sub> pin                          |                                                                                                                         | 0        | RW |
|                         | 6       | RxD₁ pin                                      |                                                                                                                         | 0        | RW |
| <u> </u>                | 7       | TxD₁ pin                                      |                                                                                                                         | 0        | RW |

Fig. 7.2.13 Relationship between port P8 direction register and UARTi's I/O pins

Table 7.3.1 lists the performance overview in the clock synchronous serial I/O mode, and Table 7.3.2 lists the functions of I/O pins in this mode.

Table 7.3.1 Performance overview in clock synchronous serial I/O mode

| Item                     |                               | Functions                                                 |  |  |
|--------------------------|-------------------------------|-----------------------------------------------------------|--|--|
| Transfer data format     |                               | Transfer data has a length of 8 bits.                     |  |  |
|                          |                               | LSB first                                                 |  |  |
| Transfer rate            | When selecting internal clock | Clock which is BRGi output's divided by 2.                |  |  |
|                          | When selecting external clock | Maximum 5 Mbps (f(X <sub>IN</sub> ) = 25 MHz)             |  |  |
|                          |                               | Maximum 4 Mbps $(f(X_{IN}) = 16 \text{ MHz})$             |  |  |
|                          |                               | Maximum 2 Mbps $(f(X_{IN}) = 8 MHz)$                      |  |  |
| Transmit/Receive control |                               | CTS function or RTS function can be selected by software. |  |  |

Table 7.3.2 Functions of I/O pins in clock synchronous serial I/O mode

| Pin name                                              | Functions             | Method of selection                                    |  |  |
|-------------------------------------------------------|-----------------------|--------------------------------------------------------|--|--|
| TxDi (P83, P87)                                       | Serial data output    | Fixed                                                  |  |  |
|                                                       |                       | (Dummy data is output when performing only reception.) |  |  |
| RxDi (P82, P86)                                       | Serial data input     | Port P8 direction register*1's corresponding bit = "0" |  |  |
| CLK <sub>i</sub> (P8 <sub>1</sub> , P8 <sub>5</sub> ) | Transfer clock output | Internal/External clock select bit*2 = "0"             |  |  |
|                                                       | Transfer clock input  | Internal/External clock select bit = "1"               |  |  |
| CTS <sub>i</sub> /RTS <sub>i</sub>                    | CTS input             | CTS/RTS select bit*3 = "0"                             |  |  |
| (P8 <sub>0</sub> , P8 <sub>4</sub> )                  | RTS output            | CTS/RTS select bit = "1"                               |  |  |

Port P8 direction register\*1: Address 14<sub>16</sub>

Internal/External clock select bit\*2: bit 3 at addresses 3016, 3816

CTS/RTS select bit\*3: bit 2 at addresses 3416, 3C16

Notes 1: The TxD<sub>i</sub> pin outputs "H" level until transmission starts after UARTi's operating mode is selected.

2: The RxD<sub>i</sub> pin can be used as a programmable I/O port when performing only transmission.

7702/7703 Group User's Manual

# 7.3 Clock synchronous serial I/O mode

#### 7.3.1 Transfer clock (synchronizing clock)

Data transfer is performed synchronously with the transfer clock. For the transfer clock, the user can select whether to generate the transfer clock internally or to input it from an external.

The transfer clock is generated by operation of the transmit control circuit. Accordingly, <u>even when performing only reception</u>, set the transmit enable bit to "1," and set dummy data in the UARTi transmit buffer register in order to <u>make the transmit control circuit active</u>.

#### (1) Generating transfer clock internally

The count source selected with the BRG count source select bits is divided by the BRGi, and its BRGi output is further divided by 2. This is the transfer clock. The transfer clock is output from the CLKi pin.

## [Setting relevant registers]

- •Select an internal clock (bit 3 at addresses 30<sub>16</sub>, 38<sub>16</sub> = "0").
- •Select the BRGi's count source (bits 0 and 1 at addresses 3416, 3C16)
- •Set "divide value 1" to the BRGi (addresses 3116, 3916).

Transfer clock frequency = 
$$\frac{\text{fi}}{2 \text{ (n+1)}}$$

n: Setting value to BRGi

fi: Frequency of BRGi's count source (f2, f16, f64, f512)

- •Enable transmission (bit 0 at addresses 35<sub>16</sub>, 3D<sub>16</sub> = "1").
- •Set data to the UARTi transmit buffer register (addresses 3216, 3A16)

### [Pin's state]

- •A transfer clock is output from the CLK<sub>i</sub> pin.
- •Serial data is output from the TxDi pin. (Dummy data is output when performing only reception.)

#### (2) Inputting transfer clock from an external

A clock input from the CLK<sub>i</sub> pin is the transfer clock.

### [Setting relevant registers]

- •Select an external clock (bit 3 at addresses 30<sub>16</sub>, 38<sub>16</sub> = "1").
- •Enable transmission (bit 0 at addresses 35<sub>16</sub>, 3D<sub>16</sub> = "1").
- •Set data to the UARTi transmit buffer register (addresses 3216, 3A16).

#### [Pin's state]

- •A transfer clock is input from the CLK; pin.
- •Serial data is output from the TxDi pin. (Dummy data is output when performing only reception.)

#### 7.3.2 Method of transmission

Figures 7.3.1 shows an initial setting example for relevant registers when transmitting. Transmission is started when all of the following conditions (① to ③) are satisfied. When an external clock is selected, satisfy conditions ① to ③ with the following precondition satisfied.

#### <Pre>condition>

The CLK pin's input is "H" level (external clock selected).

Note: When an internal clock is selected, above precondition is ignored.

#### <Transmission conditions>

- ① Transmission is enabled (transmit enable bit = "1").
- 2 Transmit data is present in the UARTi transmit buffer register (transmit buffer empty flag = "0")
- $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \,$   $\ \ \,$   $\ \ \,$   $\ \ \,$   $\ \,$   $\ \ \,$   $\ \ \,$   $\ \,$   $\ \ \,$   $\ \ \,$   $\ \,$   $\ \ \,$   $\ \ \,$   $\ \,$   $\ \,$   $\ \ \,$   $\ \,$   $\ \,$   $\ \,$   $\ \,$   $\ \,$   $\ \,$   $\ \,$   $\ \,$   $\ \,$   $\ \,$   $\ \,$   $\ \,$   $\ \,$

Note: When the CTS function is not selected, this condition is ignored.

When using interrupts, it is necessary to set the relevant register to enable interrupts. For details, refer to "Chapter 4. INTERRUPTS."

Figure 7.3.2 shows writing data after start of transmission, and Figure 7.3.3 shows detection of transmission's completion.



Fig. 7.3.1 Initial setting example for relevant registers when transmitting



Fig. 7.3.2 Writing data after start of transmission



Fig. 7.3.3 Detection of transmission's completion

#### 7.3.3 Transmit operation

When the transmit conditions described in page 7-19 are satisfied, the following operations are automatically performed simultaneously.

- •The UARTi transmit buffer register's contents are transferred to the UARTi transmit register.
- •8 transfer clocks are generated (when an internal clock is selected).
- •The transmit buffer empty flag is set to "1."
- •The transmit register empty flag is cleared to "0."
- •The UARTi transmit interrupt request occurs, and the interrupt request bit is set to "1."

The transmit operations are described below.

- ① Data in the UARTi transmit register is transmitted from the TxDi pin synchronously with the falling of the transfer clock.
- 2 This data is transmitted bit by bit sequentially beginning with the least significant bit.
- 3 When 1-byte data has been transmitted, the transmit register empty flag is set to "1," indicating completion of the transmission.

#### Figure 7.3.4 shows the transmit operation.

In the case of an internal clock is selected, when the transmit conditions for the next data are satisfied at completion of the transmission, the transfer clock is generated continuously. Accordingly, when performing transmission continuously, set the next transmit data to the UARTi transmit buffer register during transmission (when the transmit register empty flag = "0"). When the transmit conditions for the next data are not satisfied, the transfer clock stops at "H" level.

Figures 7.3.5 shows an example of transmit timing (when selecting an internal clock).

.Ol. an



# EOL announced



Fig. 7.3.4 Transmit operation



Fig. 7.3.5 Example of transmit timing (when selecting internal clock)

#### 7.3.4 Method of reception

Figures 7.3.6 and 7.3.7 show initial setting examples for relevant registers when receiving. Reception is started when all of the following conditions (1) to 3) are satisfied. When an external clock is selected, satisfy conditions ① to ③ with the following precondition satisfied.

#### <Pre>condition>

The CLKi pin's input is "H" level.

Note: When an internal clock is selected, above precondition is ignored.

#### <Reception conditions>

- ① Reception is enabled (receive enable bit = "1").
- 2 Transmission is enabled (transmit enable bit = "1").
- 3 Dummy data is present in the UARTi transmit buffer register (transmit buffer empty flag = "0")

When using interrupts, it is necessary to set the relevant register to enable interrupts. For details, refer to "Chapter 4. INTERRUPTS."

Figure 7.3.8 shows processing after reception's completion.



Fig. 7.3.6 Initial setting example for relevant registers when receiving (1)



Fig. 7.3.7 Initial setting example for relevant registers when receiving (2)



Fig. 7.3.8 Processing after reception's completion



#### 7.3.5 Receive operation

When the receive conditions listed on page 7-25 are satisfied, the UARTi enters the receive enable state.

The receive operations are described below.

- ① The input signal of the RxDi pin is taken into the most significant bit of the UARTi receive register synchronously with the rising of the clock.
- 2 The contents of the UARTi receive register are shifted by 1 bit to the right.
- 3 Steps 1 and 2 are repeated at each rising of the transfer clock.
- When 1-byte data is prepared in the UARTi receive register, the contents of this register are transferred to the UARTi receive buffer register.
- ⑤ Simultaneously with step ④, the receive complete flag is set to "1," and the UARTi receive interrupt request occurs and its interrupt request bit is set to "1."

The receive complete flag is cleared to "0" when the low-order byte of the UARTi receive buffer register is read out. Figure 7.3.10 shows the receive operation, and Figure 7.3.11 shows an example of receive timing (when selecting an external clock).



Fig. 7.3.9 Connection example



Fig. 7.3.10 Receive operation



Fig. 7.3.11 Example of receive timing (when selecting external clock)

## 7.3 Clock synchronous serial I/O mode

#### 7.3.6 Process on detecting overrun error

In the clock synchronous serial I/O mode, an overrun error can be detected. (However it is impossible to detect an overrun error as the case may be. Refer to 6 in "[Precautions when operating in clock synchronous serial I/O mode]."

An overrun error occurs when the next data is prepared in the UARTi receive register with the receive complete flag = "1" (data is present in the UARTi receive buffer register) and that is transferred to the receive buffer register, in other words, when the next data is prepared before reading out the contents of the UARTi receive buffer register. When an overrun error occurs, the next receive data is written into the UARTi receive buffer register, and the UARTi receive interrupt request bit is not changed.

An overrun error is detected when data is transferred from the UARTi receive register to the UARTi receive buffer register and the overrun error flag is set to "1." The overrun error flag is cleared to "0" by reading out the low-order byte of the UARTi receive buffer register or clearing the receive enable bit to "0."

When an overrun error occurs during reception, initialize the overrun error flag and the UARTi receive buffer register before performing reception again. When it is necessary to perform retransmission owing to an overrun error which occurs in the receiver side, set the UARTi transmit buffer register again before starting transmission again.

The method of initializing the UARTi receive buffer register and that of setting the UARTi transmit buffer register again are described below.

#### (1) Method of initializing UARTi receive buffer register

- ① Clear the receive enable bit to "0" (reception disabled)
- 2 Set the receive enable bit to "1" again (reception enabled).

#### (2) Method of setting UARTi transmit buffer register again

- ① Clear the serial I/O mode select bits to "0002" (serial I/O ignored).
- 2 Set the serial I/O mode select bits to "0012" again.
- 3 Set the transmit enable bit to "1" (transmission enabled), and set the transmit data to the UARTi transmit buffer register.

# [Precautions when operating in clock synchronous serial I/O mode]

- 1. The transfer clock is generated by operation of the transmit control circuit. Accordingly, even when performing only reception, transmit operation (setting for transmission) must be performed. In this case, dummy data is output from the TxD<sub>i</sub> pin.
- 2. When an internal clock is selected during reception, the transfer clock is generated by setting the transmit enable bit to "1" (transmission enabled) and setting dummy data to the UARTi transmission buffer register. When an external clock is selected , the transfer clock is generated by setting the transmit enable bit to "1" and inputting a clock to the CLKi pin after setting dummy data to the UARTi transmission buffer register.
- 3. When selecting an external clock, satisfy the following 3 conditions with the input to CLK<sub>i</sub> pin = "H" level.

#### <When transmitting>

- ① Set the transmit enable bit to "1."
- 2 Write transmit data to the UARTi transmit buffer register.
- 3 Input "L" level to the CTS pin (when selecting the CTS function).

#### <When receiving>

- ① Set the receive enable bit to "1."
- 2 Set the transmit enable bit to "1."
- Write dummy data to the UARTi transmit buffer register.
- 4. When receiving data, write dummy data to the low-oreder byte of the UARTi transmission buffer register for each reception of 1-byte data.
- 5. The output level of the  $\overline{RTS_i}$  pin becomes "L" simultaneously at setting the receive enable bit to "1." The output level of this pin becomes "H" when receive starts, and it becomes "L" when receive is completed. The output level of this pin changes regardless of the contents of the transmit enable bit, the transmission buffer empty flag, and the receive complete flag.

## 7.3 Clock synchronous serial I/O mode

6. When receiving data continuously, an overrun error cannot be detected in the following situation: when the next data reception is completed between reading the error flag by software and reading the UARTi receive buffer register.



Fig. 7.3.12 Case of overrun error cannot be detect (using clock synchronous seriai I/O mode)

# 7.4 Clock asynchronous serial I/O (UART) mode

Table 7.4.1 lists the performance overview in the UART mode, and Table 7.4.2 lists the functions of I/O pins in this mode.

Table 7.4.1 Performance overview in UART mode

|                                             | ltem                          | Functions                                                          |  |  |
|---------------------------------------------|-------------------------------|--------------------------------------------------------------------|--|--|
| Transfer data Start bit                     |                               | 1 bit                                                              |  |  |
| format                                      | Character bit (Transfer data) | 7 bits, 8 bits, or 9 bits                                          |  |  |
|                                             | Parity bit                    | 0 bit or 1 bit (Odd or even can be selected.)                      |  |  |
|                                             | Stop bit                      | 1 bit or 2 bits                                                    |  |  |
| Transfer rate When selecting internal clock |                               | Clock of BRGi output divided by 16                                 |  |  |
|                                             | When selecting external clock | Maximum 312.5 kbps $(f(X_{IN}) = 25 \text{ MHz})$                  |  |  |
|                                             |                               | Maximum 250 kbps $(f(X_{IN}) = 16 \text{ MHz})$                    |  |  |
|                                             |                               | Maximum 125 kbps $(f(X_{IN}) = 8 \text{ MHz})$                     |  |  |
| Error detection                             |                               | 4 types (Overrun, Framing, Parity, and Summing)                    |  |  |
|                                             |                               | Presence of error can be detected only by checking error sum flag. |  |  |

Table 7.4.2 Functions of I/O pins in UART mode

| Pin name                                                                | Functions           | Method of selection                                    |
|-------------------------------------------------------------------------|---------------------|--------------------------------------------------------|
| TxDi (P83, P87)                                                         | Serial data output  | Fixed                                                  |
| $RxD_{i}$ (P8 <sub>2</sub> , P8 <sub>6</sub> )                          | Serial data input   | Port P8 direction register*1's corresponding bit = "0" |
| CLK <sub>i</sub> (P8 <sub>1</sub> , P8 <sub>5</sub> )                   | BRGi's count source | Internal/External clock select bit*2 = "1"             |
|                                                                         | input               |                                                        |
| CTS <sub>i</sub> /RTS <sub>i</sub> (P8 <sub>0</sub> , P8 <sub>4</sub> ) | CTS input           | CTS/RTS select bit*3 = "0"                             |
|                                                                         | RTS output          | CTS/RTS select bit = "1"                               |

Port P8 direction register\*1: Address 14<sub>16</sub>

Internal/External clock select bit\*2: bit 3 at addresses 30<sub>16</sub>, 38<sub>16</sub>

CTS/RTS select bit\*3: bit 2 at addresses 34<sub>16</sub>, 3C<sub>16</sub>

Notes 1: The TxD<sub>i</sub> pin outputs "H" level while not transmitting after selecting UARTi's operating mode.

- 2: The RxD<sub>i</sub> pin can be used as a programmable I/O port when performing only transmission.
- 3: The CLK<sub>i</sub> pin can be used as a programmable I/O port when selecting internal clock.
- **4:** The CTS<sub>i</sub>/RTS<sub>i</sub> pin can be used as a input port when performing only reception and not using RTS function (when selecting CTS function).

# 7.4 Clock asynchronous serial I/O (UART) mode

#### 7.4.1 Transfer rate (frequency of transfer clock)

The transfer rate is determined by the BRGi (addresses 31<sub>16</sub>, 39<sub>16</sub>).

When setting "n" into BRGi (n = " $00_{16}$ " to "FF $_{16}$ "), BRGi divides the count source frequency by n + 1. The divided clock by BRGi is further divided by 16 and the resultant clock becomes the transfer clock. Accordingly, the value "n" is expressed by the following formula.

$$n = \frac{F}{16 \times B} - 1$$

n: Value set into BRGi

F: BRGi's count source frequency

B: Transfer rate

An internal clock or an external clock can be selected as the BRGi's count source with the internal/external clock select bit (bit 3 at addresses 30<sub>16</sub>, 38<sub>16</sub>). When an internal clock is selected, the clock selected with the BRG count source select bits (bits 0 and 1 at addresses 34<sub>16</sub>, 3C<sub>16</sub>) becomes the BRGi's count source. When an external clock is selected, the clock input to the CLK<sub>i</sub> pin becomes the BRGi's count source. Tables 7.4.3 and 7.4.4 are list the setting examples of transfer rate. Set the same transfer rate between the transmitter and the receiver.

Table 7.4.3 Setting examples of transfer rate (1)

| Table 1.4.3 Setting examples of transfer fate (1) |                         |                        |             |                        |                         |             |
|---------------------------------------------------|-------------------------|------------------------|-------------|------------------------|-------------------------|-------------|
| Transfer                                          |                         | $f(X_{IN}) = 8 MHz$    |             |                        | $f(X_{IN}) = 16 MH$     | lz          |
| rate (bps)                                        | BRGi count              | BRGi setting           | Actual time | BRGi count             | BRGi setting            | Actual time |
|                                                   | source                  | value : n              | (bps)       | source                 | value : n               | (bps)       |
| 75                                                | <b>f</b> <sub>512</sub> | 12 (0C <sub>16</sub> ) | 75.12       | f <sub>512</sub>       | 25 (1916)               | 75.12       |
| 110                                               | <b>f</b> <sub>64</sub>  | 70 (4616)              | 110.04      | f <sub>64</sub>        | 141 (8D <sub>16</sub> ) | 110.04      |
| 134.5                                             | <b>f</b> <sub>64</sub>  | 57 (3916)              | 134.70      | f <sub>64</sub>        | 115 (7316)              | 134.70      |
| 150                                               | f <sub>64</sub>         | 51 (3316)              | 150.24      | f <sub>64</sub>        | 103 (6716)              | 150.24      |
| 300                                               | f <sub>64</sub>         | 25 (1916)              | 300.48      | f <sub>64</sub>        | 51 (3316)               | 300.48      |
| 600                                               | f <sub>64</sub>         | 12 (0C <sub>16</sub> ) | 600.96      | f <sub>64</sub>        | 25 (1916)               | 600.96      |
| 1200                                              | <b>f</b> <sub>16</sub>  | 25 (1916)              | 1201.92     | <b>f</b> <sub>16</sub> | 51 (3316)               | 1201.92     |
| 2400                                              | <b>f</b> <sub>16</sub>  | 12 (OC <sub>16</sub> ) | 2403.85     | <b>f</b> <sub>16</sub> | 25 (1916)               | 2403.85     |
| 4800                                              | f <sub>2</sub>          | 51 (3316)              | 4807.69     | f <sub>2</sub>         | 103 (6716)              | 4807.69     |
| 9600                                              | f <sub>2</sub>          | 25 (1916)              | 9615.39     | f <sub>2</sub>         | 51 (3316)               | 9615.39     |
| 19200                                             | f <sub>2</sub>          | 12 (0C <sub>16</sub> ) | 19230.77    | f <sub>2</sub>         | 25 (1916)               | 19230.77    |
| 31250                                             | f <sub>2</sub>          | 7 (0716)               | 31250.00    | f <sub>2</sub>         | 15 (0F <sub>16</sub> )  | 31250.00    |
| 62500                                             | f <sub>2</sub>          | 3 (0316)               | 62500.00    | f <sub>2</sub>         | 7 (0716)                | 62500.00    |
| 125000                                            | f <sub>2</sub>          | 1 (0116)               | 125000.00   | f <sub>2</sub>         | 3 (0316)                | 125000.00   |
| 250000                                            | f <sub>2</sub>          | 0 (0016)               | 250000.00   | f <sub>2</sub>         | 1 (0116)                | 250000.00   |
| 500000                                            | f <sub>2</sub>          |                        |             | f <sub>2</sub>         | 0 (0016)                | 500000.00   |

Table 7.4.4 Setting examples of transfer rate (2)

| Transfer   | f(X <sub>IN</sub> ) = 24.576 MHz |                         |             | f(X <sub>IN</sub> ) = 25 MHz |                         |             |
|------------|----------------------------------|-------------------------|-------------|------------------------------|-------------------------|-------------|
| rate (bps) | BRGi count                       | BRGi setting            | Actual time | BRGi count                   | BRGi setting            | Actual time |
|            | source                           | value : n               | (bps)       | source                       | value : n               | (bps)       |
| 150        | <b>f</b> 64                      | 159 (9F <sub>16</sub> ) | 150.00      | <b>f</b> <sub>64</sub>       | 162 (A2 <sub>16</sub> ) | 149.78      |
| 300        | <b>f</b> <sub>64</sub>           | 79 (4F <sub>16</sub> )  | 300.00      | <b>f</b> <sub>64</sub>       | 80 (5016)               | 301.41      |
| 600        | <b>f</b> <sub>16</sub>           | 159 (9F <sub>16</sub> ) | 600.00      | <b>f</b> <sub>16</sub>       | 162 (A2 <sub>16</sub> ) | 599.12      |
| 1200       | <b>f</b> <sub>16</sub>           | 79 (4F <sub>16</sub> )  | 1200.00     | <b>f</b> <sub>16</sub>       | 80 (5016)               | 1205.63     |
| 2400       | <b>f</b> <sub>16</sub>           | 39 (27 <sub>16</sub> )  | 2400.00     | <b>f</b> <sub>16</sub>       | 40 (2816)               | 2381.86     |
| 4800       | f <sub>2</sub>                   | 159 (9F <sub>16</sub> ) | 4800.00     | f <sub>2</sub>               | 162 (A2 <sub>16</sub> ) | 4792.94     |
| 9600       | f <sub>2</sub>                   | 79 (4F <sub>16</sub> )  | 9600.00     | f <sub>2</sub>               | 80 (5016)               | 9645.06     |
| 19200      | f <sub>2</sub>                   | 39 (27 <sub>16</sub> )  | 19200.00    | f <sub>2</sub>               | 40 (2816)               | 19054.88    |
| 31250      |                                  |                         |             | f <sub>2</sub>               | 24 (1816)               | 31250.00    |

## 7.4 Clock asynchronous serial I/O (UART) mode

#### 7.4.2 Transfer data format

The transfer data format can be selected from formats shown in Figure 7.4.1. Bits 4 to 6 at addresses 30<sub>16</sub> and 38<sub>16</sub> select the transfer data format. (Refer to Figure 7.2.2.) Set the same transfer data format for both transmitter and receiver sides.

Figure 7.4.2 shows an example of transfer data format. Table 7.4.5 lists each bit in transmit data.



Fig. 7.4.1 Transfer data format



Fig. 7.4.2 Example of transfer data format

Table 7.4.5 Each bit in transmit data

| Name          | Functions                                                                               |
|---------------|-----------------------------------------------------------------------------------------|
| ST            | "L" signal equivalent to 1 character bit which is added immediately before the          |
| Start bit     | character bits. It indicates start of data transmission.                                |
| DATA          | Transmit data which is set in the UARTi transmit buffer register.                       |
| Character bit |                                                                                         |
| PAR           | A signal that is added immediately after the character bits in order to improve data    |
| Parity bit    | reliability. The level of this signal changes according to selection of odd/even parity |
|               | in such a way that the sum of "1"s in this bit and character bits is always an odd      |
|               | or even number.                                                                         |
| ST            | "H" level signal equivalent to 1 or 2 character bits which is added immediately after   |
| Stop bit      | the character bits (or parity bit when parity is enabled). It indicates finish of data  |
|               | transmission.                                                                           |
|               |                                                                                         |

## 7.4 Clock asynchronous serial I/O (UART) mode

#### 7.4.3 Method of transmission

Figure 7.4.3 shows an initial setting example for relevant registers when transmitting.

The difference due to selection of transfer data length (7 bits, 8 bits, or 9 bits) is only that data length. When selecting a 7- or 8-bit data length, set the transmit data into the low-order byte of the UARTi transmit buffer register. When selecting a 9-bit data length, set the transmit data into that low-order byte and bit 0 of that high-order byte.

Transmission is started when all of the following conditions (1) to 3) are satisfied:

- ① Transmit is enabled (transmit enable bit = "1").
- 2 Transmit data is present in the UARTi transmit buffer register (transmit buffer empty flag = "0").
- ③ CTSi pin's input is "L" level (when CTS function selected).

Note: When the CTS function is not selected, this condition is ignored.

When using interrupts, it is necessary to set the corresponding register to enable interrupts. For details, refer to "Chapter 4. INTERRUPTS."

.4.5 shi Figure 7.4.4 shows writing data after start of transmission, and Figure 7.4.5 shows detection of transmission's completion.



Fig. 7.4.3 Initial setting example for relevant registers when transmitting

## 7.4 Clock asynchronous serial I/O (UART) mode



Fig. 7.4.4 Writing data after start of transmission



Fig. 7.4.5 Detection of transmission's completion

## 7.4 Clock asynchronous serial I/O (UART) mode

#### 7.4.4 Transmit operation

Simultaneously when the transmit conditions listed on page 7-40 are satisfied, the following operations are automatically performed.

- •The UARTi transmit buffer register's contents are transferred to the UARTi transmit register.
- •The transmit buffer empty flag is set to "1."
- •The transmit register empty flag is cleared to "0."
- •The UARTi transmit interrupt request occurs and the interrupt request bit is set to "1."

The transmit operations are described below.

① Data in the UARTi transmit register is transmitted from the TxDi pin.

- ② This data is transmitted bit by bit sequentially in order of  $ST \rightarrow DATA$  (LSB) $\rightarrow \bullet \bullet \bullet \rightarrow DATA$  (MSB) $\rightarrow PAR$   $\rightarrow SP$  according to the set transfer data format.
- When the stop bit has been transmitted, the transmission register empty flag is set to "1," indicating completion of transmission.

When the transmit conditions for the next data are satisfied at completion of transmission, the start bit is generated following the stop bit, and the next data is transmitted. When performing transmission continuously, set the next transmit data in the UARTi transmit buffer register during transmission (when the transmit register empty flag = "0"). When the transmit conditions for the next data are not satisfied, the  $TxD_i$  pin outputs "H" level.

Figures 7.4.6 shows example of transmit timing when the transfer data length is 8 bits, and Figure 7.4.7 shows an example of transmit timing when the transfer data length is 9 bits.



Fig. 7.4.6 Example of transmit timing when transfer data length is 8 bits (when parity enabled, selecting 1 stop bit)



Fig. 7.4.7 Example of transmit timing when transfer data length is 9 bits (when parity disabled, selecting 2 stop bits)

## 7.4 Clock asynchronous serial I/O (UART) mode

### 7.4.5 Method of reception

Figure 7.4.8 shows an initial setting example for relevant registers when receiving. Reception is started when all of the following conditions (① and ②) are satisfied:

- ① Reception is enabled (receive enable bit = "1").
- 2 The start bit is detected.

When using interrupts, it is necessary to set the corresponding register to enable interrupts. For details, refer to "Chapter 4. INTERRUPTS."

Figure 7.4.9 shows processing after reception's completion.





Fig. 7.4.8 Initial setting example for relevant registers when receiving

## 7.4 Clock asynchronous serial I/O (UART) mode



Fig. 7.4.9 Processing after reception's completion

#### 7.4.6 Receive operation

When the receive enable bit is set to "1," the UARTi enters the reception enabled state and reception starts at detecting ST. The receive operation is described below.

- ① The input signal of the RxD<sub>i</sub> pin is taken into the most significant bit of the UARTi receive register synchronously with the transfer clock's rising.
- 2 The contents of UARTi receive register are shifted by 1 bit to the right.
- 3 Steps 1 and 2 are repeated at each rising of the transfer clock.
- When one set of data has been prepared, in other words, the shift according to the selected data format has been completed; the UARTi receive register's contents are transferred to the UARTi receive buffer register.
- ⑤ Simultaneously with step ④, the receive complete flag is set to "1," and the UARTi receive interrupt request occurs and its interrupt request bit is set to "1."

The receive complete flag is cleared to "0" when the low-order byte of the UARTi receive buffer register is read out. Figure 7.4.11 shows an example of receive timing when the transfer data length is 8 bits.



Fig. 7.4.10 Connection example

# EOL announced

# 7.4 Clock asynchronous serial I/O (UART) mode



Fig. 7.4.11 Example of receive timing when transfer data length is 8 bits (when parity disabled, selecting 1 stop bit)

#### 7.4.7 Process on detecting error

Errors listed below can be detected in the UART mode:

#### Overrun error

An overrun error occurs when the next data is prepared in the UARTi receive register with the receive completion flag = "1" (that is, data present in the UARTi receive buffer register) and that data is transferred to the UARTi receive buffer register. In other words, when the next data is prepared before the contents of the UARTi receive buffer register is read out, an overrun error occurs. When an overrun error occurs, the next receive data is written into the UARTi receive buffer register, and the UARTi receive interrupt request bit is not changed. However it is impossible to detect an overrun error as the case may be. Refer to 1 in "[Precautions when operating in clock asynchronous serial I/O mode]."

#### •Framing error

A framing error occurs when the number of detected stop bits does not match the number of stop bits set. (The UARTi interrupt request bit becomes "1.")

#### Parity error

A parity error occurs when the sum of "1"s in the parity bit and character bits does not match the number of "1"s set. (The UARTi interrupt request bit becomes "1.")

Each error is detected when data is transferred from the UARTi receive register to the UARTi receive buffer register, and the corresponding error flag is set to "1." Furthermore, when any of the above errors occurs, the error sum flag is set to "1." Accordingly, the error sum flag informs the user whether any error has occurred or not.

Error flags such as the overrun error flag, the framing error flag, the parity error flag, the error sum flag are cleared to "0" by reading the contents of the UARTi receive buffer register low-order byte or clearing the receive enable bit to "0."

When errors occur during reception, initialize the error flags and the UARTi receive buffer register, and then perform reception again. When it is necessary to perform retransmission owing to an error which occurs in the receiver side, set the UARTi transmit buffer register again, and then starts transmission again.

The method of initializing the UARTi receive buffer register and that of setting the UARTi transmit buffer register again are described below.

#### (1) Method of initializing UARTi receive buffer register

- ① Clear the receive enable bit to "0" (reception disabled).
- ② Set the receive enable bit to "1" again (reception enabled).

#### (2) Method of setting UARTi transmit buffer register again

- ① Clear the serial I/O mode select bits to "0002" (serial I/O ignored).
- 2 Set the serial I/O mode select bits again.
- 3 Set the transmit enable bit to "1" (transmission enabled), and set the transmit data to the UARTi transmit buffer register.

## SERIAL I/O

#### 7.4 Clock asynchronous serial I/O (UART) mode

#### 7.4.8 Sleep mode

This mode is used to transfer data between the specified microcomputers, which are connected by using UARTi. The sleep mode is selected by setting the sleep select bit (bit 7 at addresses 30<sub>16</sub>, 38<sub>16</sub>) to "1" when receiving.

In the sleep mode, receive operation is performed when the MSB ( $D_8$  when the transfer data length is 9 bits,  $D_7$  when it is 8 bits,  $D_6$  when it is 7 bits) of the receive data is "1." Receive operation is not performed when the MSB is "0." (The UARTi receive register's contents are not transferred to the UARTi receive buffer register. Additionally, the receive complete flag and error flags do not change and the UARTi receive interrupt request does not occur.)

The following shows an usage example of sleep mode when the transfer data length is 8 bits.

- ① Set the same transfer data format for the master and slave microcomputers. Select the sleep mode for the slave microcomputers.
- ② Transmit data, which has "1" in bit 7 and the address of the slave microcomputer with which communicates in bits 0 to 6, from the master microcomputer to all slave microcomputers.
- 3 All slave microcomputers receive data of step 2. (At this time, the UARTi receive interrupt request occurs.)
- 4 In all slave microcomputers, check in the interrupt routine whether bits 0 to 6 in the receive data match their addresses.
- ⑤ In the slave microcomputer of which address matches bits 0 to 6 in the receive data, clear the sleep mode. (Do not clear the sleep mode for the other slave microcomputers.)
  By performing steps ② to ⑤, "specification of the microcomputer performing transfer" is realized.
- © Transmit data, which has "0" in bit 7, from the master microcomputer. (Only the microcomputer specified in steps ② to ⑤ can receive this data. The other microcomputers do not receive this data.)
- ② By repeating step ⑥, transfer can be performed between the same microcomputers continuously. When communicating with another microcomputer, perform steps ② to ⑤ in order to specify the new slave microcomputer.



Fig. 7.4.12 Sleep mode

## [Precautions when operating in clock asynchronous serial I/O mode]

When receiving data continuously, an overrun error cannot be detected in the following situation: when the next data reception is completed between reading the error flag by software and reading the UARTi receive buffer register.



Fig. 7.4.13 Case of overrun error cannot be detect (using clock asynchronous seriai I/O mode)

#### **MEMORANDUM**



# CHAPTER 8 A-D CONVERTER

- 8.1 Overview
- 8.2 Block description
- 8.3 A-D conversion method
- 8.4 Absolute accuracy and differential non-linearity error
- 8.5 One-shot mode
- 8.6 Repeat mode
- 8.7 Single sweep mode
- 8.8 Repeat sweep mode
- 8.9 Precautions when using A-D converter

#### 8.1 Overview

This chapter describes the A-D converter.

The 7702 Group has a built-in 8-bit A-D converter. The A-D converter performs successive approximation conversion. The 7702 Group has the 8 analog input pins.

#### 7703 Group

The number of the 7703 Group's analog input pins is different from the 7702 Group's. Refer to "Chapter 20. 7703 GROUP" for more information.

#### 8.1 Overview

The A-D converter has the performance specifications listed in Table 8.1.1.

Table 8.1.1 Performance specifications of A-D converter

| Item                                 | Performance specifications                 |
|--------------------------------------|--------------------------------------------|
| A-D conversion method                | Successive approximation conversion method |
| Resolution                           | 8 bits                                     |
| Absolute accuracy                    | ±3 LSB                                     |
| Analog input pin                     | 8 pins (AN₀ to AN₂) (Note)                 |
| Conversion rate per analog input pin | 57 φ <sub>AD</sub> * cycles                |

 $\phi_{AD}^*$ : A-D converter's operation clock

Note: In the 7703 Group, the analog input pins are 4 pins, AN<sub>0</sub> to AN<sub>2</sub>, AN<sub>7</sub>. Refer to "Chapter 20. 7703 GROUP" for more information.

The A-D converter has the 4 operation modes listed below

#### One-shot mode

This mode is used to perform the operation once for a voltage input from one selected analog input pin.

#### •Repeat mode

This mode is used to perform the operation repeatedly for a voltage input from one selected analog input pin.

#### Single sweep mode

This mode is used to perform the operation for voltages input from multiple selected analog input pins, one at a time.

#### •Repeat sweep mode

This mode is used to perform the operation repeatedly for voltages input from multiple selected analog input pins.

## 8.2 Block description

Figure 8.2.1 shows the block diagram of the A-D converter. Registers relevant to the A-D converter are described below.



Fig. 8.2.1 Block diagram of A-D converter

#### 8.2 Block description

#### 8.2.1 A-D control register

Figure 8.2.2 shows the structure of the A-D control register. The A-D operation mode select bit selects the operation mode of the A-D converter. The other bits are described below.



Fig. 8.2.2 Structure of A-D control register

#### (1) Analog input select bits (bits 2 to 0)

These bits are used to select an analog input pin in the one-shot mode and repeat mode. Pins which are not selected as analog input pins function as programmable I/O ports.

These bits must be set again when the user switches the A-D operation mode to the one-shot mode or repeat mode after performing the operation in the single sweep mode or repeat sweep mode.

#### 8.2 Block description

#### (2) Trigger select bit (bit 5)

This bit is used to select the source of trigger occurrence. (Refer to "(3) A-D conversion start bit.")

#### (3) A-D conversion start bit (bit 6)

#### When internal trigger is selected

Setting this bit to "1" generates a trigger, causing the A-D converter to start operating. Clearing this bit to "0" causes the A-D converter to stop operating.

In the one-shot mode or single sweep mode, this bit is cleared to "0" after the operation is completed. In the repeat mode or repeat sweep mode, the A-D converter continues operating until this bit is cleared to "0" by software.

#### • When external trigger is selected

When the  $\overline{ADTRG}$  pin level goes from "H" to "L" with this bit = "1," a trigger occurs, causing the A-D converter to start operating. The A-D converter stops when this bit is cleared to "0."

In the one-shot mode or single sweep mode, this bit remains set to "1" even after the operation is completed. In the repeat mode or repeat sweep mode, the A-D converter continues operating until this bit is cleared to "0" by software.

#### (4) A-D conversion frequency ( $\phi_{AD}$ ) select bit (bit 7)

As shown in Table 8.2.1, the operating time of the A-D converter varies depending on the selected operating clock ( $\phi_{AD}$ ) by this bit.

Since the A-D converter's comparator consists of capacity coupling amplifiers, keep that  $\phi_{AD} \ge 250$  kHz during A-D conversion.

Table 8.2.1 Time for performance to one analog input pin (unit:  $\mu$ s)

| A-D conversion  | frequency ( $\phi_{	exttt{AD}}$ ) select bit | 0                 | 1                 |
|-----------------|----------------------------------------------|-------------------|-------------------|
| $\phi$ ad       |                                              | f <sub>2</sub> /4 | f <sub>2</sub> /2 |
| Conversion time | $f(X_{IN}) = 8 MHz$                          | 57.0              | 28.5              |
|                 | $f(X_{IN}) = 16 \text{ MHz}$                 | 28.5              | 14.25             |
|                 | f(X <sub>IN</sub> ) = 25 MHz                 | 18.24             | 9.12              |
|                 |                                              | •                 |                   |

#### 8.2 Block description

#### 8.2.2 A-D sweep pin select register

Figure 8.2.3 shows the structure of the A-D sweep pin select register.



Fig. 8.2.3 Structure of A-D control register 1

#### (1) A-D sweep pin select bits (bits 1 and 0)

These bits are used to select analog input pins in the single sweep mode or repeat sweep mode. In the single sweep mode and repeat sweep mode, pins which are not selected as analog input pins function as programmable I/O ports.

#### 8.2.3 A-D register i (i = 0 to 7)

Figure 8.2.4 shows the structure of the A-D register i. When the A-D conversion is completed, the conversion result (contents of the successive approximation register) is stored into this register. Each A-D register i corresponds to an analog input pin (AN<sub>i</sub>). Table 8.2.2 lists the correspondence of an analog input pin to A-D register i.



Fig. 8.2.4 Structure of A-D register i

able 8.2.2 Correspondence of analog input pin and A-D register i

| Analog input pin    | A-D register i where        |
|---------------------|-----------------------------|
|                     | conversion result is stored |
| AN₀ pin             | A-D register 0              |
| AN₁ pin             | A-D register 1              |
| AN <sub>2</sub> pin | A-D register 2              |
| AN₃ pin             | A-D register 3              |
| AN <sub>4</sub> pin | A-D register 4              |
| AN <sub>5</sub> pin | A-D register 5              |
| AN <sub>6</sub> pin | A-D register 6              |
| AN <sub>7</sub> pin | A-D register 7              |

#### 8.2 Block description

#### 8.2.4 A-D conversion interrupt control register

Figure 8.2.5 shows the structure of the A-D conversion interrupt control register. For details about interrupts, refer to "Chapter 4. INTERRUPTS."



Fig. 8.2.5 Structure of A-D conversion interrupt control register

#### (1) Interrupt priority level select bits (bits 2 to 0)

These bits select the A-D conversion interrupt's priority level. When using A-D conversion interrupts, select priority levels 1 to 7. When an A-D conversion interrupt request occurs, its priority level is compared with the processor interrupt priority level (IPL) and the requested interrupt is enabled only when its priority level is higher than the IPL. (However, this applies when the interrupt disable flag (I) = "0.") To disable the A-D conversion interrupt, set these bits to "0002" (level 0).

#### (2) Interrupt request bit (bit 3)

This bit is set to "1" when an A-D conversion interrupt request occurs. This bit is automatically cleared to "0" when the A-D conversion interrupt request is accepted. This bit can be set to "1" or cleared to "0" by software.



#### 8.2 Block description

#### 8.2.5 Port P7 direction register

The A-D converter and port P7 use the same pins in common. When using these pins as the A-D converter's input pins, set the corresponding bits of the port P7 direction register to "0" to set these ports for the input mode. Figure 8.2.6 shows the relationship between the port P7 direction register and A-D converter's input pins.



Fig. 8.2.6 Relationship between port P7 direction register and A-D converter's input pins

#### 8.3 A-D conversion method

#### 8.3 A-D conversion method

The A-D converter compares the comparison voltage ( $V_{ref}$ ), which is internally generated according to the contents of the successive approximation register, with the analog input voltage ( $V_{IN}$ ), which is input from the analog input pin (AN<sub>I</sub>). By reflecting the comparison result on the successive approximation register,  $V_{IN}$  is converted into a digital value. When a trigger is generated, the A-D converter performs the following processing:

#### ① Determining bit 7 of the successive approximation register

The A-D converter compares  $V_{\text{ref}}$  with  $V_{\text{IN}}$ . At this time, the contents of the successive approximation register is "100000002" (initial value).

Bit 7 of the successive approximation register changes according to the comparison result as follows:

When  $V_{ref} < V_{IN}$ , bit 7 = "1"

When  $V_{ref} > V_{IN}$ , bit 7 = "0"

#### ② Determining bit 6 of the successive approximation register

After setting bit 6 of the successive approximation register to "1," the A-D converter compares  $V_{ref}$  with  $V_{IN}$ . Bit 6 changes according to the comparison result as follows:

When  $V_{ref} < V_{IN}$ , bit 6 = "1"

When  $V_{ref} > V_{IN}$ , bit 6 = "0"

#### 3 Determining bits 5 to 0 of the successive approximation register

Operations in 2 are performed for bits 5 to 0.

When bit 0 is determined, the contents (conversion result) of the successive approximation register is transferred to the A-D register i.

The comparison voltage ( $V_{ref}$ ) is generated according to the latest contents of the successive approximation register. Table 8.3.1 lists the relationship between the successive approximation register's contents and  $V_{ref}$ . Table 8.3.2 lists changes of the successive approximation register and  $V_{ref}$  during the A-D conversion. Figure 8.3.1 shows the ideal A-D conversion characteristics.

Table 8.3.1 Relationship between successive approximation register's contents and V<sub>ref</sub>

| Successive approximation register's contents: n | V <sub>ref</sub> (V)                |
|-------------------------------------------------|-------------------------------------|
| 0                                               | 0                                   |
| 1 to 255                                        | $\frac{V_{REF}^*}{256}$ X (n - 0.5) |

V<sub>REF</sub>\*: Reference voltage

Table 8.3.2 Change in successive approximation register and V<sub>ref</sub> during A-D conversion





Fig. 8.3.1 Ideal A-D conversion characteristics

#### 8.4 Absolute accuracy and differential non-linearity error

## 8.4 Absolute accuracy and differential non-linearity error

The A-D converter's accuracy is described below.

#### 8.4.1 Absolute accuracy

The absolute accuracy is the difference expressed in the LSB between the actual A-D conversion result and the output code of an A-D converter with ideal characteristics. The analog input voltage when measuring the accuracy is assumed to be the mid point of the input voltage width that outputs the same output code from an A-D converter with ideal characteristics. For example, when  $V_{REF} = 5.12 \text{ V}$ , 1 LSB width is 20 mV, and 0 mV, 20 mV, 40 mV, 60 mV, 80 mV, ... are selected as the analog input voltages.

The absolute accuracy =  $\pm 3$  LSB indicates that when the analog input voltage is 100 mV, the output code expected from an ideal A-D conversion characteristics is "005<sub>16</sub>," however the actual A-D conversion result is between "002<sub>16</sub>" to "008<sub>16</sub>."

The absolute accuracy includes the zero error and the full-scale error.

The absolute accuracy degrades when VREF is lowered. The output code for analog input voltages VREF to AVcc is "FF16."



Fig. 8.4.1 Absolute accuracy of A-D converter

#### 8.4.2 Differential non-linearity error

The differential non-linearity error indicates the difference between the 1 LSB step width (the ideal analog input voltage width while the same output code is expected to output) of an A-D converter with ideal characteristics and the actual measured step width (the actual analog input voltage width while the same output code is output). For example, when  $V_{REF} = 5.12 \text{ V}$ , the 1 LSB width of an A-D converter with ideal characteristics is 20 mV, however when the differential non-linearity error is  $\pm 1$  LSB, the actual measured 1 LSB width is 0 to 40 mV. (Refer to section "16.1.3 A-D converter standard characteristics.")



Fig. 8.4.2 Differential non-linearity error

#### 8.5 One-shot mode

#### 8.5 One-shot mode

In the one-shot mode, the operation for the input voltage from the one selected analog input pin is performed once, and the A-D conversion interrupt request occurs when the operation is completed.

#### 8.5.1 Settings for one-shot mode

Figure 8.5.1 shows an initial setting example of the one-shot mode.

When using an interrupt, it is necessary to set the relevant registers to enable the interrupt. Refer to "Chapter 4. INTERRUPTS" for more descriptions.



#### 8.5 One-shot mode



Fig. 8.5.1 Initial setting example of one-shot mode

#### 8.5 One-shot mode

#### 8.5.2 One-shot mode operation description

#### (1) When an internal trigger is selected

- ① The A-D converter starts operation when the A-D conversion start bit is set to "1."
- ② The A-D conversion is completed after 57 cycles of  $\phi_{AD}$ . Then, the contents of the successive approximation register (conversion result) are transferred to the A-D register i.
- ③ At the same time as step ②, the A-D conversion interrupt request bit is set to "1."
- The A-D conversion start bit is cleared to "0" and the A-D converter stops operation.

#### (2) When an external trigger is selected

- ① The A-D converter starts operation when the input level to the AD™ pin changes from "H" to "L" while the A-D conversion start bit is "1."
- ② The A-D conversion is completed after 57 cycles of  $\phi_{AD}$ . Then, the contents of the successive approximation register (conversion result) are transferred to the A-D register i.
- 3 At the same time as step 2, the A-D conversion interrupt request bit is set to "1."
- 4 The A-D conversion stops operation.

The A-D conversion start bit remains set to "1" after the operation is completed. Accordingly, the operation of the A-D converter can be performed again from step 1 when the level of the  $\overrightarrow{AD}_{TRG}$  pin changes from "H" to "L."

When the level of the AD<sub>TRG</sub> pin changes from "H" to "L" during operation, the operation at that point is cancelled and is restarted from step 1.

Figure 8.5.2 shows the conversion operation in the one-shot mode.



Fig. 8.5.2 Conversion operation in one-shot mode

8.6 Repeat mode

#### 8.6 Repeat mode

In the repeat mode, the operation for the input voltage from the one selected analog input pin is performed repeatedly.

In this mode, no A-D conversion interrupt request occurs. Additionally, the A-D conversion start bit (bit 6 at address 1E<sub>16</sub>) remains set to "1" until it is cleared to "0" by software, and the operation is performed repeatedly while the A-D conversion start bit is "1."

#### 8.6.1 Settings for repeat mode

Figure 8.6.1 shows an initial setting example of repeat mode.



#### 8.6 Repeat mode



Fig. 8.6.1 Initial setting example of repeat mode

#### 8.6.2 Repeat mode operation description

#### (1) When an internal trigger is selected

- ① The A-D converter starts operation when the A-D conversion start bit is set to "1."
- ② The first A-D conversion is completed after 57 cycles of  $\phi_{AD}$ . Then, the contents of the successive approximation register (conversion result) are transferred to the A-D register i.
- The A-D converter repeats operation until the A-D conversion start bit is cleared to "0" by software.
  The conversion result is transferred to the A-D register i each time the conversion is completed.

#### (2) When an external trigger is selected

- ① The A-D converter starts operation when the input level to the AD™g pin changes from "H" to "L" while the A-D conversion start bit is "1."
- ② The first A-D conversion is completed after 57 cycles of  $\phi_{AD}$ . Then, the contents of the successive approximation register (conversion result) are transferred to the A-D register i.
- The A-D converter repeats operation until the A-D conversion start bit is cleared to "0" by software. The conversion result is transferred to the A-D register i each time the conversion is completed.

When the level of the  $AD_{TRG}$  pin changes from "H" to "L" during operation, the operation at that point is cancelled and is restarted from step  $\oplus$ .

Figure 8.6.2 shows the conversion operation in the repeat mode.



Fig. 8.6.2 Conversion operation in repeat mode

#### 8.7 Single sweep mode

## 8.7 Single sweep mode

In the single sweep mode, the operation for the input voltage from multiple selected analog input pins is performed, one at a time. The A-D converter is operated in ascending sequence from the  $AN_0$  pin. The A-D conversion interrupt request occurs when the operation for all selected input pins are completed.

#### 8.7.1 Settings for single sweep mode

Figure 8.7.1 shows an initial setting example of single sweep mode.

When using an interrupt, it is necessary to set the relevant registers to enable the interrupt. Refer to "Chapter 4. INTERRUPTS" for more information.



#### 8.7 Single sweep mode



Fig. 8.7.1 Initial setting example of single sweep mode

#### 8.7 Single sweep mode

#### 8.7.2 Single sweep mode operation description

#### (1) When an internal trigger is selected

- ① The operation for the input voltage from the ANo pin starts when the A-D conversion start bit is set to "1."
- ② The A-D conversion of the input voltage from the ANo pin is completed after 57 cycles of  $\phi_{AD}$ . Then, the contents of the successive approximation register (conversion result) are transferred to the A-D register 0.
- ③ The operation to all selected analog input pins is performed.
  The conversion result is transferred to the A-D register i each time each pin is converted.
- When the step 3 is completed, the A-D conversion interrupt request bit is set to "1."
- ⑤ The A-D conversion start bit is cleared to "0" and the A-D converter stops operation.

#### (2) When an external trigger is selected

- ① The A-D converter starts operation for the input voltage from the AN₀ pin when the input level to the AD™ pin changes from "H" to "L" while the A-D conversion start bit is "1."
- ② The A-D conversion of the input voltage from the ANo pin is completed after 57 cycles of  $\phi_{AD}$ . Then, the contents of the successive approximation register (conversion result) are transferred to the A-D register 0.
- ③ The operation to all selected analog input pins is performed.
  The conversion result is transferred to the A-D register i each time each pin is converted.
- 4 When the step 3 is completed, the A-D conversion interrupt request bit is set to "1."
- ⑤ The A-D conversion stops operation.

The A-D conversion start bit remains set to "1" after the operation is completed. Accordingly, the operation of the A-D converter can be performed again from step 1 when the level of the  $\overrightarrow{AD}_{TRG}$  pin changes from "H" to "L."

When the level of the ADTRG pin changes from "H" to "L" during operation, the operation at that point is cancelled and is restarted from step ①.

Figure 8.7.2 shows the conversion operation in the single sweep mode.

## 8.7 Single sweep mode



Fig. 8.7.2 Conversion operation in single sweep mode

### 8.8 Repeat sweep mode

## 8.8 Repeat sweep mode

In the repeat sweep mode, the operation for the input voltage from the multiple selected analog input pins is performed repeatedly. The A-D converter is operated in ascending sequence from the  $AN_0$  pin. In this mode, no A-D conversion interrupt request occurs. Additionally, the A-D conversion start bit (bit 6 at address  $1E_{16}$ ) remains set to "1" until it is cleared to "0" by software, and the operation is performed repeatedly while the A-D conversion start bit is "1."

#### 8.8.1 Settings for repeat sweep mode

Figure 8.8.1 shows an initial setting example of repeat sweep mode.



#### 8.8 Repeat sweep mode



Fig. 8.8.1 Initial setting example of repeat sweep mode

#### 8.8 Repeat sweep mode

#### 8.8.2 Repeat sweep mode operation description

#### (1) When an internal trigger is selected

- ① The operation for the input voltage from the ANo pin starts when the A-D conversion start bit is set to "1."
- ② The A-D conversion of the input voltage from the AN<sub>0</sub> pin is completed after 57 cycles of  $\phi_{AD}$ . Then, the contents of the successive approximation register (conversion result) are transferred to the A-D register 0.
- ③ The operation to all selected analog input pins is performed.
  The conversion result is transferred to the A-D register i each time each pin is converted.
- 4 The operation to all selected analog input pins is performed again.
- ⑤ The operation is performed repeatedly until the A-D conversion start bit is cleared to "0" by software.

#### (2) When an external trigger is selected

- ① The A-D converter starts operation for the input voltage from the AN₀ pin when the input level to the AD™ pin changes from "H" to "L" while the A-D conversion start bit is "1."
- ② The A-D conversion of the input voltage from the AN pin is completed after 57 cycles of  $\phi_{AD}$ . Then, the contents of the successive approximation register (conversion result) are transferred to the A-D register 0.
- The operation to all selected analog input pins is performed.
  The conversion result is transferred to the A-D register i each time each pin is converted.
- 4 The operation to all selected analog input pins is performed again.
- ⑤ The operation is performed repeatedly until the A-D conversion start bit is cleared to "0" by software.

When the level of the ADTRG pin changes from "H" to "L" during operation, the operation at that point is cancelled and is restarted from step ①.

Figure 8.8.2 shows the conversion operation in the repeat sweep mode.

8.8 Repeat sweep mode



Fig. 8.8.2 Conversion operation in repeat sweep mode

601-9111

#### 8.9 Precautions when using A-D converter

## 8.9 Precautions when using A-D converter

- 1. Write to each bit (except bit 6) of the A-D control register and each bit of the A-D sweep pin select register before a trigger occurs (while the A-D converter stops operation).
- 2. When selecting the AN<sub>7</sub> pin as an analog input pin while an external trigger is selected, A-D conversion is performed for a trigger input, which is the input voltage on the AD<sub>TRG</sub> pin, and the conversion result is stored into the A-D register 7. Consequently, the user cannot use the AN<sub>7</sub> pin as an analog input pin while an external trigger is selected.
- 3. Refer to "Appendix.6 Countermeasures against noise" when using the A-D converter.



# CHAPTER 9 WATCHOOG TIMER

- 9.1 Block description
- 9.2 Operation description
- 9.3 Precaution when using watchdog timer

## WATCHDOG TIMER

#### 9.1 Block description

This chapter describes Watchdog timer.

Watchdog timer has the following functions:

- Detection of a program runaway.
- Measurement of a certain time when oscillation starts owing to terminating Stop mode. (Refer to "Chapter 10. STOP MODE.")

## 9.1 Block description

Figure 9.1.1 shows the block diagram of the watchdog timer.



Fig. 9.1.1 Block diagram of watchdog timer

## WATCHDOG TIMER

#### 9.1 Block description

#### 9.1.1 Watchdog timer

Watchdog timer is a 12-bit counter that down-counts the count source which is selected with the watchdog timer frequency select bit (bit 0 at address 61<sub>16</sub>). A value "FFF<sub>16</sub>" is automatically set in Watchdog timer in the cases listed below. An arbitrary value cannot be set to Watchdog timer.

- When dummy data is written to the watchdog timer register (Refer to Figure 9.1.2.)
- When the most significant bit of Watchdog timer becomes "0"
- When the STP instruction is executed (Refer to "Chapter 10. STOP MODE.")
- At reset



Fig. 9.1.2 Structure of watchdog timer register

## **WATCHDOG TIMER**

### 9.1 Block description

#### 9.1.2 Watchdog timer frequency select register

This is used to select the watchdog timer's count source. Figure 9.1.3 shows the structure of the watchdog timer frequency select register.



Fig. 9.1.3 Structure of watchdog timer frequency select register

#### 9.2 Operation description

#### 9.2 Operation description

The operation of Watchdog timer is described below.

#### 9.2.1 Basic operation

- ① Watchdog timer starts down-counting from "FFF16."
- ② When the Watchdog timer's most significant bit becomes "0" (counted 2048 times), the watchdog timer interrupt request occurs. (Refer to Table 9.2.1.)
- 3 When the interrupt request occurs at above 2, a value "FFF16" is set to Watchdog timer.

The watchdog timer interrupt is a nonmaskable interrupt. When the watchdog timer interrupt request is accepted, the processor interrupt priority level (IPL) is set to "1112."

Table 9.2.1 Occurrence interval of watchdog timer interrupt request

|                      | apt roquoot            |                     |
|----------------------|------------------------|---------------------|
| Watchdog timer       | $f(X_{IN}) =$          | 25 MHz              |
| frequency select bit | Count source           | Occurrence interval |
| 0                    | <b>f</b> 512           | 41.94 ms            |
| 1                    | <b>f</b> <sub>32</sub> | 2.62 ms             |
|                      |                        |                     |

#### 9.2 Operation description

#### (1) Example of program runaway detection

Write to the address 60<sub>16</sub> (watchdog timer register) before the most significant bit of Watchdog timer becomes "0." In the case that Watchdog timer is used to detect a program runaway, if writing to address 60<sub>16</sub> is not performed owing to a program runaway, the watchdog timer interrupt request occurs when the most significant bit of Watchdog timer becomes "0." It means that a program runaway has occurred.

To reset the microcomputer after a program runaway, write "1" to the software reset bit (bit 3 at address 5E<sub>16</sub>) in the watchdog timer interrupt routine.



Fig. 9.2.1 Example of program runaway detection by Watchdog timer

#### 9.2 Operation description

#### 9.2.2 Operation in Stop mode

In Stop mode, Watchdog timer stops operating. Immediately after Stop mode is terminated, Watchdog timer operates as follows.

#### (1) When Stop mode is terminated by a hardware reset

Supply of the  $\phi$  and  $\phi_{\text{CPU}}$  starts immediately after Stop mode is terminated, and the microcomputer performs the "operation after a reset." (Refer to "**Chapter 13. RESET.**") The watchdog timer frequency select bit becomes "0," and Watchdog timer starts counting of  $f_{512}$  from "FFF<sub>16</sub>."

#### (2) When Stop mode is terminated by an interrupt request occurrence

Immediately after the stop mode is terminated, Watchdog timer starts counting of the count source  $f_{32}$  from "FFF<sub>16</sub>." Supply of the  $\phi$  and  $\phi_{\text{CPU}}$  starts when the Watchdog timer's most significant bit becomes "0." (At this time, the watchdog timer interrupt request does not occur.) Supply of the  $\phi_{\text{CPU}}$  starts immediately after Stop mode is terminated, and the microcomputer executes the routine of the interrupt which is used to terminate Stop mode. Watchdog timer restarts counting of the count source (**Note**) from "FFF<sub>16</sub>."

Note: Clock f<sub>32</sub> or f<sub>512</sub> which was counted just before executing the STP instruction.

#### 9.2.3 Operation in Hold state

Watchdog timer stops operating in Hold state. When Hold state\* is terminated, Watchdog timer restarts counting in the same state where it stopped operating.

Hold state\*: Refer to section "12.4 Hold function."

#### 9.3 Precautions when using watchdog timer

# 9.3 Precautions when using watchdog timer

- 1. When a dummy data is written to address 60<sub>16</sub> with the 16-bit data length, writing to address 61<sub>16</sub> is simultaneously performed. Accordingly, when the user does not want to change a value of the watchdog timer frequency select bit (bit 0 at address 61<sub>16</sub>), write the previous value to the bit simultaneously with writing to address 60<sub>16</sub>.
- 2. When the STP instruction (refer to "Chapter 10. STOP MODE") is executed, Watchdog timer stops. When Watchdog timer is used to detect the program runaway, select "STP instruction disable" with mask option.
- **3.** To stop Watchdog timer in Hold state, the count source which is actually counted by Watchdog timer is the logical AND product of two signals. One is the inverted signal input from the HOLD pin, and the other is the count source (f<sub>32</sub> or f<sub>512</sub>)(Note). Accordingly, when the HOLD pin's input signal level changes in a duration which is shorter than 1 cycle of the count source (**Note**), counting by Watchdog timer can be performed. (Refer to Figure 9.3.1.)

Note: It is selected with the watchdog timer frequency select bit.



Fig. 9.3.1 Watchdog timer's count source

# CHAPTER 10 STOP MODE

10.1 Clock generating circuit

10.2 Operation description

10.3 Precautions for Stop mode

#### STOP MODE

#### 10.1 Clock generating circuit

This chapter describes Stop mode.

Stop mode is used to stop oscillation when there is no need to operate the central processing unit (CPU). The microcomputer enters Stop mode when the **STP** instruction is executed.

Stop mode can be terminated by an interrupt request occurrence or the hardware reset.

#### 10.1 Clock generating circuit

Figure 10.1.1 shows the clock generating circuit.



Fig. 10.1.1 Clock generating circuit

# 10.2 Operation description

When the **STP** instruction is executed, the oscillator stops oscillating. This state is called "Stop mode." In Stop mode, the contents of the internal RAM can be retained intact when the Vcc, power source voltage, is 2 V or more. Additionally, the microcomputer's power consumption is reduced. It is because the CPU and all internal peripheral devices using clocks  $f_2$  to  $f_{512}$  stop the operation.

Table 10.2.1 lists the microcomputer state and operation in and after Stop mode.

Table 10.2.1 Microcomputer state and operation in and after Stop mode

|              |                     | Item                                | State and Operation                                                     |
|--------------|---------------------|-------------------------------------|-------------------------------------------------------------------------|
| State in     | Oscil               | lation                              | Stopped                                                                 |
| Stop mode    | $\phi$ CPU,         | $\phi$ , clock $\phi$ 1, f2 to f512 |                                                                         |
|              | <u>a</u>            | Timer A                             | Operating enabled only in event counter mode                            |
|              | her                 | Timer B                             |                                                                         |
|              | peripheral          | Serial I/O                          | Operating enabled only when selecting external clock                    |
|              |                     | A-D converter                       | Stopped                                                                 |
|              | Internal<br>devices | Watchdog timer                      |                                                                         |
|              | g =                 | Pins                                | Retains the same state in which the STP instruction was executed        |
| Operation    | Ву                  | interrupt request                   | Supply of $\phi$ CPU and $\phi$ starts after a certain time measured by |
| after termi- | occu                | irrence                             | watchdog timer has passed.                                              |
| nating Stop  | By h                | ardware reset                       | Operates in the same way as hardware reset                              |
| mode         |                     |                                     |                                                                         |
|              |                     | (O)                                 |                                                                         |
|              |                     |                                     |                                                                         |

# **STOP MODE**

#### 10.2 Operation description

#### 10.2.1 Termination by interrupt request occurrence

When terminating Stop mode by interrupt request occurrence, instructions are executed after a certain time measured by the watchdog timer has passed.

- ① When an interrupt request occurs, the oscillator starts oscillating. Simultaneously, supply of clock  $\phi_1$ ,  $f_2$  to  $f_{512}$  starts.
- ② The watchdog timer starts counting owing to the oscillation start. The watchdog timer counts f32.
- ③ When the watchdog timer's MSB becomes "0," supply of  $\phi_{CPU}$ ,  $\phi_{BIU}$  starts. At the same time, the watchdog timer's count source returns to  $f_{32}$  or  $f_{512}$  that is selected by the watchdog timer frequency select bit (bit 0 at address  $61_{16}$ ).
- 4 The interrupt request which occurs in 1 is accepted.

Table 10.2.2 lists the interrupts used to terminate Stop mode.

Table 10.2.2 Interrupts used to terminate Stop mode

| Interrupt                           | Conditions for using each function to generate interrupt request |
|-------------------------------------|------------------------------------------------------------------|
| INTi interrupt (i = 0 to 2)         |                                                                  |
| Timer Ai interrupt (i = 0 to 4)     | Enabled in event counter mode                                    |
| Timer Bi interrupt (i = 0 to 2)     |                                                                  |
| UARTi transmit interrupt (i = 0, 1) | Enabled when selecting external clock                            |
| UARTi receive interrupt (i = 0, 1)  |                                                                  |

- **Notes 1:** Since the oscillator has stopped oscillating, each function does not work unless they are operated under the above condition. Also, the A-D converter does not work.
  - 2: Since the oscillator has stopped oscillating, no interrupts other than those above can be used.
  - **3:** Refer to "Chapter 4. INTERRUPT" and the description of each internal peripheral device for details about each interrupt.

Before executing the STP instruction, enable interrupts used to terminate Stop mode.

In addition, the interrupt priority level of the interrupt used to terminate Stop mode must be higher than the processor interrupt priority level (IPL) of the routine where the **STP** instruction is executed. When multiple interrupts in Table 10.2.2 are enabled. Stop mode is terminated by the first interrupt request.

There is possibility that all interrupt requests occur after the oscillation starts in 1 and until supply of  $\phi_{\text{CPU}}$  and  $\phi_{\text{BIU}}$  starts in 3. The interrupt requests which occur during this time are accepted in order of priority (Note) after the watchaog timer's MSB becomes "0."

For interrupts not to be accepted, set their interrupt priority levels to level 0 (interrupt disabled) before executing the **STP** instruction.

Note: The interrupt request which has the highest priority is accepted first.



Fig. 10.2.1 Stop mode terminating sequence by interrupt request occurrence

#### 10.2.2 Termination by hardware reset

Supply "L" level to the RESET pin by using the external circuit until the oscillation of the oscillator is stabilized.

The CPU and the SFR area are initialized in the same way as a system reset. However, the internal RAM area retains the same contents as that before executing the **STP** instruction. The termination sequence is the same as the internal processing sequence which is performed after a reset.

To determine whether a hardware reset was performed to terminate Stop mode or a system reset was performed, use software after a reset.

Refer to "Chapter 13. RESET" for details about a reset.

# **STOP MODE**

#### 10.3 Precautions for Stop mode

#### 10.3 Precautions for Stop mode

- 1. When using the STP instruction with the mask ROM version, select "STP instruction enable" with the STP instruction option on the MASK ROM ORDER CONFIRMATION FORM.
  - The STP instruction is always enabled in the built-in PROM version and the external ROM version.
- 2. When executing the STP instruction after writing to the internal area or an external area, the three NOP instructions must be inserted to complete the write operation before the STP instruction is executed.

STA A, XXXX; Writing instruction

; NOP instruction insertion NOP

NOP

NOP

**STP** ; STP instruction

Fig. 10.3.1 NOP instruction insertion example

# CHAPTER 11

# **WAIT MODE**

- 11.1 Clock generating circuit
- 11.2 Operation description
- 11.3 Precautions for Wait mode

# **WAIT MODE**

#### 11.1 Clock generating circuit

This chapter describes Wait mode.

Wait mode is used to stop  $\phi_{\text{CPU}}$  and  $\phi$  when there is no need to operate the central processing unit (CPU). The oscillator continues its oscillation. The microcomputer enters Wait mode when the **WIT** instruction is executed.

Wait mode can be terminated by an interrupt request occurrence or the hardware reset.

# 11.1 Clock generating circuit

Figure 11.1.1 shows the clock generating circuit.



Fig. 11.1.1 Clock generating circuit

### 11.2 Operation description

When the **WIT** instruction is executed,  $\phi_{\text{CPU}}$  and  $\phi$  stop. The oscillator's oscillation is not stopped. This state is called "Wait mode."

In Wait mode, the microcomputer's power consumption is reduced though the Vcc is, power source voltage, is maintained.

Table 11.2.1 lists the microcomputers state and operation in and after Wait mode.

Table 11.2.1 Microcomputer state and operation in and after Wait mode

|              |                     | Item              | State and Operation                                                |  |
|--------------|---------------------|-------------------|--------------------------------------------------------------------|--|
| State in     | Osci                | llation           | Operating                                                          |  |
| Wait mode    | φCPU                | Ι, φ              | Stopped                                                            |  |
|              | Cloc                | k φ1, f2 to f512  | Operating                                                          |  |
|              | a                   | Timer A           | Operating                                                          |  |
|              | her                 | Timer B           |                                                                    |  |
|              | peripheral          | Serial I/O        |                                                                    |  |
|              |                     | A-D converter     |                                                                    |  |
|              | Internal<br>devices | Watchdog timer    |                                                                    |  |
|              | de de               | Pins              | Retains the same state in which the WIT instruction was executed   |  |
| Operation    | Ву                  | interrupt request | Supply of $\phi$ CPU and $\phi$ starts just after the termination. |  |
| after termi- | occu                | irrence           |                                                                    |  |
| nating Wait  | By h                | ardware reset     | Operates in the same way as hardware reset                         |  |
| mode         |                     |                   |                                                                    |  |
|              |                     | <.O               |                                                                    |  |

# WAIT MODE

#### 11.2 Operation description

#### 11.2.1 Termination by interrupt request occurrence

- ① When an interrupt request occurs, supply of clock  $\phi_{CPU}$  and  $\phi$  starts.
- 2 The interrupt request which occurs in 1 is accepted.

The following interrupts are used to terminate Wait mode.

The occurrence of the watchdog timer interrupt request also terminates Wait mode.

- •INT: interrupt (i = 0 to 2)
- •Timer Ai interrupt (i = 0 to 4)
- •Timer Bi interrupt (i = 0 to 2)
- •UARTi transmit interrupt (i = 0, 1)
- •UARTi receive interrupt (i = 0, 1)
- •A-D converter interrupt

Note: Refer to "Chapter 4. INTERRUPTS" and each functional description about interrupts.

Before executing the WIT instruction, enable interrupts used to terminate Wait mode.

In addition, the interrupt priority level of the interrupt used to terminate Wait mode must be higher than the processor interrupt priority level (IPL) of the routine where the **WIT** instruction is executed. When the above multiple interrupts are enabled, Wait mode is terminated by the first interrupt request.

#### 11.2.2 Termination by hardware reset

The CPU and the SFR area are initialized in the same way as a system reset. However, the internal RAM area retains the same contents as that before executing the **WIT** instruction. The termination sequence is the same as the internal processing sequence which is performed after a reset.

To determine whether a hardware reset was performed to terminate Wait mode or a system reset was performed, use software after a reset.

Refer to "Chapter 13. RESET" for details about a reset.

0,0

#### 11.3 Precautions for Wait mode

When executing the **WIT** instruction after writing to the internal area or an external area, the three **NOP** instructions must be inserted to complete the write operation before the **WIT** instruction is executed.

STA A, XXXX; Writing instruction

NOP ; NOP instruction insertion

NOP

NOP :

WIT ; WIT instruction

Fig. 11.3.1 NOP instruction insertion example

#### **MEMORANDUM**



# CHAPTER 12 CONNECTION WITH EXTERNAL DEVICES

- 12.1 Signals required for accessing external devices
- 12.2 Software Wait
- 12.3 Ready function
- 12.4 Hold function

#### 12.1 Signals required for accessing external devices

This chapter describes functions to connect devices externally.

# 12.1 Signals required for accessing external devices

The functions and operation of the signals which are required for accessing external devices are described below.

When connecting an external device that requires a long access time, refer to sections "12.2 Software Wait," "12.3 Ready function," and "12.4 Hold function," as well as this section.

#### 12.1.1 Descriptions of signals

When an external device is connected, operate the microcomputer in the memory expansion or microprocessor mode. (Refer to section "2.5 Processor modes.") In these modes, pins P0 to P4 and the  $\bar{E}$  pin function as I/O pins for the signals required for accessing external devices.

Figure 12.1.1 shows the pin configuration in the memory expansion and microprocessor modes. Table 12.1.1 lists the functions of pins P0 to P4 and the Ē pin in the memory expansion and the microprocessor modes.

12.1 Signals required for accessing external devices



Fig. 12.1.1 Pin configuration in memory expansion and microprocessor modes (top view)

#### 12.1 Signals required for accessing external devices

Table 12.1.1 Functions of pins P0 to P4 and E pin in memory expansion and microprocessor modes



Notes 1:The 7703 Group does not have the HLDA pin.

<sup>2:</sup>In the memory expansion mode, this pin functions as a programmable I/O port and can be programmed as the clock output pin by software.

<sup>3:</sup>This table shows the pins' functions. Refer to the following about the input/output timing of each signal:

<sup>&</sup>quot;12.1.2 Operation of bus interface unit (BIU) "; "12.2 Software Wait"; "12.3 Ready function"; "12.4 Hold function"; "Chapter 15. Electrical characteristics ."

<sup>4:</sup>Fix bits 0 and 1 of the Port P4 direction register to "0." Perform the setup regardless of whether using the P4  $_0$ /HOLD and P4 $_1$ /RDY pins as the HOLD or RDY pins or not. For the external ROM version, perform the same setup.

#### 12.1 Signals required for accessing external devices

#### (1) External bus $(A_0 \text{ to } A_7, A_8/D_8 \text{ to } A_{15}/D_{15}, A_{16}/D_0 \text{ to } A_{23}/D_7)$

External areas are specified by the address ( $A_0$  to  $A_{23}$ ) output. Figure 12.1.2 shows the external area. Pins  $A_8$  to  $A_{23}$  of the external address bus and pins  $D_0$  to  $D_{15}$  of the external data bus are assigned to the same pins. When the BYTE pin level, described later, is "L" (i.e., external data bus width is 16 bits), the  $A_8/D_8$  to  $A_{15}/D_{15}$  and  $A_{16}/D_0$  to  $A_{23}/D_7$  pins perform address output and data input/output with time-sharing. When the BYTE pin level is "H" (i.e., external data bus width is 8 bits), the  $A_{16}/D_0$  to  $A_{23}/D_7$  pins perform address output and data input/output with time-sharing, and pins  $A_8$  to  $A_{15}$  output addresses.



Fig. 12.1.2 External area

#### 12.1 Signals required for accessing external devices

#### (2) External data bus width switching signal (BYTE pin level)

This signal is used to select the external data bus width between 8 bits and 16 bits. When this signal level is "L," the external data bus width is 16 bits; when the level is "H," the bus width is 8 bits (refer to Table 12.1.1.)

Fix this signal to either "H" or "L" level.

This signal is valid only for the external areas. When accessing the internal areas, the data bus width is always 16 bits.

#### (3) Enable signal (E)

This signal becomes "L" level while reading or writing data to and from the data bus. (See Table 12.1.2.)

#### (4) Read/Write signal $(R/\overline{W})$

This signal indicates the state of the data bus. This signal becomes "L" level while writing to the data bus. Table 12.1.2 lists the state of the data bus indicated with the  $\overline{E}$  and  $R/\overline{W}$  signals.

Table 12.1.2 State of data bus indicated with E and R/W signals

| Ē   | R/W | State of data bus |
|-----|-----|-------------------|
| Н   | PH  | Not used          |
| 400 |     |                   |
| L   | Н   | Read data         |
|     | L   | Write data        |

#### (5) Byte high enable signal (BHE)

This signal indicates the access to an odd address. This signal becomes "L" level when accessing an only odd address or when simultaneously accessing odd and even addresses.

This signal is used to connect memories or I/O devices of which data bus width is 8 bits when the external data bus width is 16 bits.

Table 12.1.3 lists levels of the external address bus A<sub>0</sub> and the BHE signal and access addresses.

Table 12.1.3 Levels of A<sub>0</sub> and BHE signal and access addresses

| Access address | Even and odd addresses       | Even address    | Odd address     |
|----------------|------------------------------|-----------------|-----------------|
|                | (Simultaneous 2-byte access) | (1-byte access) | (1-byte access) |
| <b>A</b> 0     | L                            | L               | Н               |
| BHE            | L                            | Н               | L               |

#### (6) Address latch enable signal (ALE)

This signal is used to obtain the address from the multiplexed signal of address and data that is input and output to and from the  $A_8/D_8$  to  $A_{15}/D_{15}$  and  $A_{16}/D_0$  to  $A_{23}/D_7$  pins. Make sure that when this signal is "H," latch the address and simultaneously output the addresses. When this signal is "L," retain the latched address.

#### (7) Ready function-related signal (RDY)

This is the signal to use the Ready function. (Refer to section "12.3 Ready function.")

#### (8) Hold function-related signals (HOLD, HLDA)

These are the signals to use the Hold function. (Refer to section "12.4 Hold function.")

#### 12.1 Signals required for accessing external devices

#### (9) Clock $\phi_1$

This signal has the same period as  $\phi$ .

In the memory expansion mode, this signal is output externally by setting the clock  $\phi_1$  output select bit (bit 7 at address  $5E_{16}$ ) to "1." Figure 12.1.3 shows the output start timing of clock  $\phi_1$ . In the microprocessor mode, this signal is always output externally.

**Note:** Even in the single-chip mode, the clock  $\phi_1$  can be output externally. This signal is output externally by setting the clock  $\phi_1$  output select bit to "1" just as in the memory expansion mode.



Fig. 12.1.3 Output start timing of clock  $\phi_1$ 



Fig. 12.1.4 Structure of processor mode register

#### 12.1 Signals required for accessing external devices

#### 12.1.2 Operation of bus interface unit (BIU)

Figures 12.1.5 and 12.1.6 show the examples of operating waveforms of the signals input and output to /from externals when accessing external devices. The following explains these waveforms compared with the basic operating waveform (refer to section "2.2.3 Operation of bus interface unit (BIU).")

#### (1) When fetching instructions into instruction queue buffer

- ① When the instruction which is next fetched is located at an even address in the 16-bit external data bus width, the BIU fetches 2 bytes at a time with the waveform (a). When in the 8-bit external data bus width, the BIU fetches only 1 byte with the first half of waveform (e).
- ② When the instruction which is next fetched is located at an odd address in the 16-bit external data bus width, the BIU fetches only 1 byte with the waveform (d). When in the 8-bit external data bus width, the BIU fetches only 1 byte with the first half of waveform (f).

When a branch to an odd address is caused by a branch instruction and others in the 16-bit external data bus width, the BIU first fetches 1 byte in waveform (d), and after that, fetches each two bytes at a time in waveform (a).

#### (2) When reading or writing data to and from memory•I/O device

201.0

- ① When accessing 16-bit data which begins at an even address, waveform (a) or (e) is applied.
- 2 When accessing 16-bit data which begins at an odd address, waveform (b) or (f) is applied.
- ③ When accessing 8-bit data at an even address, waveform (c) or the first half of (e) is applied.
- 4 When accessing 8-bit data at an odd address, waveform (d) or the first half of (f) is applied.

For instructions that are affected by the data length flag (m) and the index register length flag (x), operation 1 or 2 is applied when flag m or x = "1."

The setup of flags m and x and the selection of the external data bus width do not affect each other.

12.1 Signals required for accessing external devices



Fig. 12.1.5 Example of operating waveforms of signals input and output to/from externals (1)

#### 12.1 Signals required for accessing external devices



Fig. 12.1.6 Example of operating waveforms of signals input and output to/from externals (2)

12.2 Software Wait

#### 12.2 Software Wait

Software Wait provides a function to facilitate access to external devices that require a long access time. To select the software Wait, use the wait bit (bit 2 at address  $5E_{16}$ ). Figure 12.2.1 shows the structure of the processor mode register (address  $5E_{16}$ ). Figure 12.2.2 shows an example of bus timing when the software Wait is used.

Software Wait is valid only for the external area. The internal areas is always accessed with no Wait.



Fig. 12.2.1 Structure of processor mode register

#### 12.2 Software Wait



Fig. 12.2.2 Example of bus timing when software Wait is used (BYTE = "L")

12.3 Ready function

#### 12.3 Ready function

Ready function provides a function to facilitate access to external devices that require a long access time. Fix bit 1 of the port P4 direction register to "0."

By supplying "L" level to the RDY pin in the memory expansion or microprocessor mode, the microcomputer enters Ready state and retains this state while the RDY pin is at "L" level. Table 12.3.1 lists the microcomputer's state in Ready state.

In Ready state, the oscillator's oscillation does not stop, so that the internal peripheral devices can operate. Ready function is valid for the internal and external areas.

Table 12.3.1 Microcomputer's state in Ready state

| Item                                                                      | State                                                                            |
|---------------------------------------------------------------------------|----------------------------------------------------------------------------------|
| Oscillation                                                               | Operating                                                                        |
| <i>ф</i> сри, <i>ф</i>                                                    | Stopped at "L"                                                                   |
| Pins A <sub>0</sub> to A <sub>7</sub> , A <sub>8</sub> /D <sub>8</sub> to | Retains the state when Ready request was accepted.                               |
| $A_{15}/D_{15}$ , $A_{16}/D_0$ to $A_{23}/D_7$ , $\overline{E}$ ,         |                                                                                  |
| $R/W$ , $\overline{BHE}$ , $\overline{HLDA}$ (Note 1),                    |                                                                                  |
| ALE                                                                       |                                                                                  |
| Pins P4 <sub>3</sub> to P4 <sub>7</sub> ,                                 |                                                                                  |
| P5 to P8 (Note 2)                                                         |                                                                                  |
| P4 <sub>2</sub> /φ <sub>1</sub>                                           | In the memory expansion mode:                                                    |
|                                                                           | •When clock $\phi_1$ output select bit* = "1," this pin outputs clock $\phi_1$ . |
|                                                                           | •When clock $\phi_1$ output select bit = "0," this pin retains the state when    |
|                                                                           | Ready request was accepted.                                                      |
|                                                                           | In the microprocessor mode:                                                      |
|                                                                           | •This pin outputs clock $\phi_1$ .                                               |
| Watchdog timer                                                            | Operating                                                                        |

Clock  $\phi_1$  output select bit\*: Bit 7 at address 5E<sub>16</sub>

Notes 1: The 7703 Group does not have the HLDA pin.

2: When this functions as a programmable I/O port.

#### 12.3 Ready function

#### 12.3.1 Operation description

The input level of the RDY pin is judged at the falling of the clock  $\phi_1$ . Then, when "L" level is detected, the microcomputer enters Ready state. (This is called acceptance of Ready request.)

In Ready state, the input level of the  $\overline{RDY}$  pin is judged at every falling of the clock  $\phi_1$ . Then, when "H" level is detected, the microcomputer terminates Ready state next rising of the clock  $\phi_1$ .

Figures 12.3.1 shows timing of acceptance of Ready request and termination of Ready state. Refer also to section "17.1 Memory expansion" about use of the Ready function.



12.3 Ready function



Fig. 12.3.1 Timings of acceptance of Ready request and termination of Ready state

#### 12.4 Hold function

#### 12.4 Hold function

When composing the external circuit (DMA) which accesses the bus without using the central processing unit (CPU), the Hold function is used to generate a timing for transferring the right to use the bus from the CPU to the external circuit. Fix bit 0 of the port P4 direction register to "0."

In the memory expansion or microprocessor mode, the microcomputer enters Hold state by input of "L" level to the  $\overline{HOLD}$  pin and retains this state while the level of the  $\overline{HOLD}$  pin is at "L." Table 12.4.1 lists the microcomputer's state in Hold state.

In Hold state, the oscillation of the oscillator does not stop. Accordingly, the internal peripheral devices can operate. However, Watchdog timer stops operating.

Table 12.4.1 Microcomputer's state in Hold state

| Item                                                               | State                                                                              |
|--------------------------------------------------------------------|------------------------------------------------------------------------------------|
| Oscillation                                                        | Operating                                                                          |
| φ                                                                  | Operating                                                                          |
| <i>ф</i> сри                                                       | Stopped at "L"                                                                     |
| Ē                                                                  | Stopped at "H"                                                                     |
| Pins $A_0$ to $A_7$ , $A_8/D_8$ to $A_{15}/D_{15}$ ,               | Floating                                                                           |
| $A_{16}/D_0$ to $A_{23}/D_7$ , $R/\overline{W}$ , $\overline{BHE}$ |                                                                                    |
| Pins HLDA (Note 1), ALE                                            | Outputs "L" level.                                                                 |
| Pin P4 <sub>2</sub> / $\phi_1$                                     | In the memory expansion mode:                                                      |
|                                                                    | •When clock $\phi_1$ output select bit* = "1," this pin outputs clock $\phi_1$ .   |
|                                                                    | •When clock $\phi_1$ output select bit = "0," this pin retains the state when Hold |
|                                                                    | request was accepted.                                                              |
|                                                                    | In the microprocessor mode:                                                        |
|                                                                    | •This pin outputs clock $\phi_1$ .                                                 |
| Pins P4 <sub>3</sub> to P4 <sub>7</sub> , P5 to P8 (Note 2)        | Retains the state when Hold request was accepted.                                  |
| Watchdog timer                                                     | Stopped                                                                            |

Clock  $\phi_1$  output select bit\*: Bit 7 at address 5E<sub>16</sub>

Notes 1: The 7703 Group does not have the HLDA pin.

2: When this functions as a programmable I/O port.

12.4 Hold function

#### 12.4.1 Operation description

Judgment timing of the input level of the HOLD pin depends on the state using the bus. While the bus is not in use, the judgment is performed at every falling of  $\phi$ . While the bus is in use, judgment is performed at the falling of the last  $\phi$  in each bus cycle. Additionally, when accessing word data starting from an odd address with 2-bus cycle, the judgment is performed only at the second bus cycle. (See Figure 12.4.1.) When "L" level is detected at judgment of the input level, the microcomputer enters Hold state. (This is called acceptance of Hold request.)

When the Hold request is accepted,  $\phi_{\text{CPU}}$  stops next rising of  $\phi$ . At the same time, the HLDA pin's level changes "H" to "L". When 1 cycle of  $\phi$  has passed after the level of  $\overline{\text{HLDA}}$  pin becomes "L", pins  $R/\overline{W}$ ,  $\overline{\text{BHE}}$ , and the external bus become floating state.

In Hold state, the input level of the  $\overline{\text{HOLD}}$  pin is judged at every falling of  $\phi$ . Then, when "H" level is detected, the HLDA pin's level changes "L" to "H" next rising of  $\phi$ . When 1 cycle of  $\phi$  has passed after the level of HLDA pin becomes "H", the microcomputer terminates Hold state.

Figures 12.4.2 to 12.4.4 show timing of acceptance of Hold request and termination of Hold state.

**Note:**  $\phi$  has a same polarity and a same frequency as the clock  $\phi_1$ . However,  $\phi$  stops by the Ready request, or executing the **STP** or **WIT** instruction. Accordingly, judgment of the input level of the HOLD pin is not performed during Ready state.



Fig. 12.4.1 Judgment when accessing word data beginning from odd address with 2-bus cycle

#### 12.4 Hold function

<When inputting "L" level to HOLD pin during term unusing bus>

● State when inputting "L" level to HOLD pin

| External data bus | Data length | External data bus width |
|-------------------|-------------|-------------------------|
| Unused            | 8           | 8, 16                   |
|                   | 16          | 8, 16                   |



\* Clock  $\phi$  1 has the same polarity and the same frequency as  $\phi$ . Signals timing to be input or output externally is ordained by clock  $\phi$  1 as a basis.

Fig. 12.4.2 Timing of acceptance of Hold request and termination of Hold state (1)

12.4 Hold function

<When inputting "L" level to HOLD pin during term using bus; when data access is completed with 1-bus cycle>

| <ul><li>State when</li></ul> | inputting "L" level to | HOLD | pin |
|------------------------------|------------------------|------|-----|
|------------------------------|------------------------|------|-----|

| External data bus | Data length | External data bus width       |
|-------------------|-------------|-------------------------------|
|                   | 8           | 8, 16                         |
| Using             | 16          | 16 (Access from even address) |



- ① When accepting a Hold request, not a new address but an address output just before is output again.
- Notes 1: This figure shows the case of no Wait.
  - 2: Clock  $\phi$   $_1$  has the same polarity and the same frequency as  $\phi$  . Signals timing to be input or output externally is ordained by clock  $\,\phi$   $_1$  as a basis.

Fig. 12.4.3 Timing of acceptance of Hold request and termination of Hold state (2)

#### 12.4 Hold function

<When inputting "L" level to HOLD pin during term using bus; when data access is completed with continuous 2-bus cycle>

#### ● State when inputting "L" level to HOLD pin

| External data bus | Data length | External data bus width      |
|-------------------|-------------|------------------------------|
| Heime             | 40          | 8                            |
| Using 16          |             | 16 (Access from odd address) |



- ① When accepting a Hold request, not a new address but an address output just before is output again.
- ② Hold request cannot be accepted before input/output of 16-bit data is completed.

Notes 1: This figure shows the case of no Wait.

2: Clock  $\phi$  1 has the same polarity and the same frequency as  $\phi$ . Signals timing to be input or output externally is ordained by clock  $\phi$  1 as a basis.

Fig. 12.4.4 Timing of acceptance of Hold request and termination of Hold state (3)

# CHAPTER 13 RESET

13.1 Hardware reset 13.2 Software reset

### RESET

#### 13.1 Hardware reset

This chapter describes the method to reset the microcomputer. There are two methods to do that: Hardware reset and Software reset.

#### 13.1 Hardware reset

When the power source voltage satisfies the microcomputer's recommended operating conditions, the microcomputer is reset by supplying "L" level to the RESET pin. This is called a hardware reset. Figure 13.1.1 shows an example of hardware reset timing.



Fig. 13.1.1 Example of hardware reset timing

The following explains how the microcomputer operates for terms ① to ④ above.

- ① After supplying "L" level to the RESET pin, the microcomputer initializes pins within a term of several ten ns. (Refer to Table 13.1.1.)
- While the RESET pin is "L" level and within the term of 4 to 5 cycles of the internal clock  $\phi$  after the RESET pin goes from "L" to "H," the microcomputer initializes the central processing unit (CPU) and SFR area. At this time, the contents of the internal RAM area become undefined (except when Stop or Wait mode is terminated). (Refer to Figures 13.1.2 to 13.1.6.)
- 3 After 2, the microcomputer performs "Internal processing sequence after reset." (Refer to Figure 13.1.7.)
- 4 The microcomputer executes a program beginning with the address set into the reset vector addresses which are FFFE<sub>16</sub> and FFFF<sub>16</sub>.

#### 13.1.1 Pin state

Table 13.1.1 lists the microcomputer's pin state while the RESET pin is "L" level.

Table 13.1.1 Pin state while RESET pin is "L" level

|                      | Identification* | CNVss pin level | Pin (Port) name     | Pin state                           |
|----------------------|-----------------|-----------------|---------------------|-------------------------------------|
| Mask ROM version     | M6              | Vss or Vcc      | P0 to P8            | Floating.                           |
|                      | M8              |                 | Ē                   | Outputs "H" level.                  |
|                      | M3              | Vss             | P0 to P8            | Floating.                           |
|                      | MD              |                 | Ē                   | Outputs "H" level.                  |
|                      | M2              | Vss             | P0 to P8            | Floating.                           |
|                      | M4              |                 | Ē                   | Outputs "H" level.                  |
|                      |                 | Vcc             | P0, P1, P2, P31     | Outputs "H" or "L" level.           |
|                      |                 |                 | P30, P33, Ē         | Outputs "H" level.                  |
|                      |                 |                 | P32                 | Outputs "L" level.                  |
|                      |                 |                 | P42                 | Outputs $\phi_1$ .                  |
|                      |                 |                 | P40, P41, P43-P47,  | Floating.                           |
|                      |                 |                 | P5 to P8            | <b>7</b>                            |
| External ROM version | S1              | Vcc             | A0-A7, A8/D8-A15/   | Outputs "H" or "L" level.           |
|                      | S4              |                 | D15, A16/D0-A23/D7, |                                     |
|                      |                 |                 | BHE                 |                                     |
|                      |                 |                 | R/W, HLDA, E        | Outputs "H" level.                  |
|                      |                 |                 | ALE                 | Outputs "L" level.                  |
|                      |                 |                 | φ1                  | Outputs $\phi_1$ .                  |
|                      |                 |                 | HOLD, RDY, P43-     | Floating.                           |
|                      |                 | 4               | P47, P5 to P8       |                                     |
| PROM version         | •               | Vss             | P0 to P8            | Floating.                           |
| (Including One time  | PROM            | 10              | Ē                   | Outputs "H" level.                  |
| and EPROM version    | ns)             | Vcc (Note)      | P0, P1, P3 to P8    | Floating.                           |
|                      |                 |                 | P2                  | Floating while supplying "H" level  |
|                      |                 |                 |                     | to two pins of P51 and P52, or one  |
|                      |                 |                 |                     | of them.                            |
|                      |                 |                 |                     | Outputs "H" or "L" level while sup- |
|                      |                 |                 |                     | plying "L" level to two pins of P51 |
|                      |                 |                 |                     | and P52.                            |
|                      |                 |                 | Ē                   | Outputs "H" level.                  |

Identification\*: This expresses the internal memory type and its size identification. Refer to "Chapter 1. DESCRIPTION."

**Note:** Each pin becomes the above state. It is because the microcomputer enters the EPROM mode. Refer to "Chapter 19. PROM VERSION."

#### 13.1 Hardware reset

#### 13.1.2 State of CPU, SFR area, and internal RAM area

Figure 13.1.2 shows the state of the CPU registers immediately after reset. Figures 13.1.3 to 13.1.6 show the state of the SFR area and internal RAM area immediately after reset.



Fig. 13.1.2 State of CPU registers immediately after reset

#### ●SFR area (016 to 7F16) RW: It is possible to read the bit state at reading. The written value becomes valid data. RO: It is possible to read the bit state at reading. The written value becomes invalid. WO: The written value becomes valid data. It is not possible to read the bit state. : Nothing is assigned. It is not possible to read the bit state. The written value becomes invalid. 0: "0" immediately after a reset. 0 : Always "0" at reading. 1: "1" immediately after a reset. : Always undefined at reading. ? : Undefined immediately after a reset. : "0" immediately after a reset. Fix to "0." Address Register name Access characteristics State immediately after a reset b0 016 ? 116 Port P0 register ? 216 RW ? Port P1 register RW 316 0016 416 Port P0 direction register RW Port P1 direction register RW 0016 616 Port P2 register RW Port P3 register RW 0 0 716 0 0016 816 Port P2 direction register RW RW 0 0 0 0 916 Port P3 direction register 0 (Note) A16 Port P4 register ? RW ? B16 Port P5 register RW Port P4 direction register 0016 (Note) C16 RW Port P5 direction register D16 0016 RW E16 Port P6 register RW ? F16 Port P7 register RW 1016 Port P6 direction register 0016 (Note) RW 1116 Port P7 direction register RW 0016 (Note) ? 1216 Port P8 register RW ? 1316 Port P8 direction register 1416 RW 0016 (Note) 1516 ? **16**16 1716 ? 1816 ? 1916 ? 1A<sub>16</sub> ? 1B<sub>16</sub> ? 1C<sub>16</sub> 1D<sub>16</sub> 1E<sub>16</sub> A-D control register RW 0 0 0 0 RW ? ? 1F16 A-D sweep pin select register Note: In the 7703 Group, after a reset, set "1" to the bits which do not have corresponding pins. (Refer to section "20.4.1 I/O pin.")

Fig. 13.1.3 State of SFR and internal RAM areas immediately after reset (1)

# **RESET**

# 13.1 Hardware reset

| Address          | Register name                         | Access characteristics | b0 l      | State    | immediately after a rese |
|------------------|---------------------------------------|------------------------|-----------|----------|--------------------------|
| 2016             | A-D register 0                        | RO                     |           | <u> </u> | ?                        |
| <b>21</b> 16     |                                       |                        |           |          | ?                        |
| 2216             | A-D register 1                        | RO                     |           |          | ?                        |
| 2316             |                                       |                        |           |          | ?                        |
| 2416             | A-D register 2                        | RO                     |           |          | ?                        |
| 2516             |                                       |                        |           |          | ?                        |
| 2616             | A-D register 3                        | RO                     |           |          | ?                        |
| 2716             |                                       |                        |           |          | ?                        |
| 2816             | A-D register 4                        | RO                     |           |          | ?                        |
| 2916             |                                       |                        |           |          | ?                        |
| 2A16             | A-D register 5                        | RO                     |           |          | ?                        |
| 2B16             |                                       |                        |           |          | ?                        |
| 2C16             | A-D register 6                        | RO                     |           |          | ?                        |
| 2D16             |                                       |                        |           |          | ?                        |
| 2E16             | A-D register 7                        | RO                     |           |          | ?                        |
| 2F16             |                                       |                        |           |          | ?                        |
| 3016 UART        | 0 transmit/receive mode register      | RW                     | _ W       |          | 0016                     |
|                  | ART0 baud rate register               | WO                     |           |          | ?                        |
| 3216 UAR         | Γ0 transmit buffer register           | WO                     | W/        |          | ?                        |
| 3316             |                                       |                        | 10        |          | ?                        |
|                  | transmit/receive control register 0   | RO RW                  |           | ? ?      |                          |
|                  | transmit/receive control register 1   | RO RW RO R             | W         | 0 0      |                          |
| 3 <b>6</b> 16 U. | ART0 receive buffer register          | RO                     | _         |          | ?                        |
| 3716             |                                       |                        | <u>o</u>  | 0 0      |                          |
|                  | 1 transmit/receive mode register      | RW                     | _         |          | 0016                     |
|                  | UART1 baud rate register              | WO                     |           |          | ?                        |
| 3A16 UAR         | T1 transmit buffer register           | WO                     |           |          | ?                        |
| 3B16             |                                       |                        | <u>/O</u> |          |                          |
|                  | 1 transmit/receive control register 0 | RO RW                  | \\\       | ? ?      | 1 0 0 0                  |
|                  | 1 transmit/receive control register 1 | RO RW ROR              | VV        | 0 0      | 7                        |
| 3E16<br>3F16     | UART1 receive buffer register         | RO                     | 0         | 0 0      |                          |

Fig. 13.1.4 State of SFR and internal RAM areas immediately after reset (2)



- Notes 1: The access characteristics at addresses 4616 to 4F16 vary according to Timer A's operating mode. (Refer to "Chapter 5. TIMER A.")
  - 2: The access characteristics at addresses 5016 to 5516 vary according to Timer B's operating mode. (Refer to "Chapter 6. TIMER B.")
  - 3: The access characteristics for bit 5 at addresses 5B16 to 5D16 vary according to Timer B's operating mode. (Refer to "Chapter 6. TIMER B.")
  - 4: The access characteristics for bit 1 at address 5E16 and its state immediately after a reset vary according to the voltage level supplied to the CNVss pin. (Refer to section "2.5 Processor modes.")

Fig. 13.1.5 State of SFR and internal RAM areas immediately after reset (3)

# 13.1 Hardware reset

| Addre                     | ess Register name                                                                                                                                                  | b7      |          |       |        | aracteristic | b0          | State<br>b7 |       | , alat |        |       | <u> </u> | b0              |
|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|----------|-------|--------|--------------|-------------|-------------|-------|--------|--------|-------|----------|-----------------|
| <b>60</b> 16              | Watchdog timer register                                                                                                                                            |         |          |       | (No    | ote 1)       | _           | ?(Note 2)   |       |        |        |       |          |                 |
| <b>61</b> 16              | Watchdog timer frequency select register                                                                                                                           |         |          |       |        |              | RW          |             |       | ?      |        |       |          | 0               |
| <b>62</b> 16              |                                                                                                                                                                    |         |          |       |        |              |             |             |       |        | ?      |       |          |                 |
| <b>63</b> 16              |                                                                                                                                                                    |         |          |       |        |              |             |             |       |        | ?      |       |          |                 |
| <b>64</b> 16              |                                                                                                                                                                    |         |          |       |        |              |             |             |       |        | ?      |       |          |                 |
| <b>65</b> 16              |                                                                                                                                                                    |         |          |       |        |              |             |             |       |        | ?      |       |          |                 |
| <b>66</b> 16              |                                                                                                                                                                    |         |          |       |        |              |             |             |       |        | ?      |       |          |                 |
| <b>67</b> 16              |                                                                                                                                                                    |         |          |       |        |              |             |             |       |        | ?      |       |          |                 |
| <b>68</b> 16              |                                                                                                                                                                    |         |          |       |        |              |             |             |       |        | ?      |       |          |                 |
| 6916                      |                                                                                                                                                                    |         |          |       |        |              |             |             |       |        | ?      |       |          |                 |
| 6A16                      |                                                                                                                                                                    |         |          |       |        |              |             |             |       |        | ?      |       |          |                 |
| 6B <sub>16</sub>          |                                                                                                                                                                    |         |          |       |        |              |             |             |       |        | ?      |       |          |                 |
| 6C <sub>16</sub>          |                                                                                                                                                                    |         |          |       |        |              |             |             |       |        | ?      |       |          |                 |
| 6D16                      |                                                                                                                                                                    |         |          |       |        |              |             | 4           |       |        | ?      |       |          |                 |
| 6E16                      |                                                                                                                                                                    |         |          |       |        |              |             |             | -     |        | ?<br>? |       |          |                 |
| 6F16                      | A-D conversion interrupt control register                                                                                                                          |         |          |       |        | RW           | 1           |             | ?     |        | i      | О     |          | 0               |
| 7016                      | UART0 transmit interrupt control register                                                                                                                          |         |          |       |        | RW           |             | 3/          | ?     |        | 0      | 0     | 0        | 0               |
| 71 <sub>16</sub>          | UARTO receive interrupt control register                                                                                                                           |         |          |       |        | RW           | 1000        |             | ?     |        | 0      | 0     | 0        | 0               |
| 7216<br>7316              | UART1 transmit interrupt control register                                                                                                                          |         |          |       |        | RW           |             | 3           | ?     |        | 0      | 0     | 0        | 0               |
| 7316<br>7416              | UART1 receive interrupt control register                                                                                                                           |         |          |       |        | RW           |             |             | ?     |        | 0      | 0     | 0        | 0               |
| 7 <del>4</del> 16<br>7516 | Timer A0 interrupt control register                                                                                                                                |         |          |       |        | RW           |             |             | ?     |        | 0      | 0     | 0        | 0               |
| <b>76</b> 16              | Timer A1 interrupt control register                                                                                                                                |         |          |       |        | RW           |             |             | ?     |        | 0      | 0     | 0        | 0               |
| 7716                      | Timer A2 interrupt control register                                                                                                                                |         |          |       |        | RW           |             |             | ?     |        | 0      | 0     | 0        | 0               |
| 7816                      | Timer A3 interrupt control register                                                                                                                                |         |          |       |        | RW           |             |             | ?     |        | 0      | 0     | 0        | 0               |
| 7916                      | Timer A4 interrupt control register                                                                                                                                |         |          |       |        | RW           |             |             | ?     |        | 0      | 0     | 0        | 0               |
| 7A16                      | Timer B0 interrupt control register                                                                                                                                |         |          |       |        | RW           | V           |             | ?     |        | 0      | 0     | 0        | 0               |
| 7B16                      | Timer B1 interrupt control register                                                                                                                                |         | <b>4</b> |       |        | RW           | V           |             | ?     |        | 0      | 0     | 0        | 0               |
| 7C16                      | Timer B2 interrupt control register                                                                                                                                | 100     |          |       |        | RW           | V           |             | ?     |        | 0      | 0     | 0        | 0               |
| 7D16                      | INTo interrupt control register                                                                                                                                    | PA      |          |       |        | RW           |             | ?           | 0     | 0      | 0      | 0     | 0        | 0               |
| <b>7E</b> 16              | INT <sub>1</sub> interrupt control register                                                                                                                        |         | 2011     |       |        | RW           |             | ?           | 0     | 0      | 0      | 0     | 0        | 0               |
| <b>7F</b> 16              | INT2 interrupt control register                                                                                                                                    |         |          |       |        | RW           |             | ?           | 0     | 0      | 0      | 0     | 0        | 0               |
|                           | Notes 1: By writing dummy data The dummy data is not 2: The value "FFF16" is                                                                                       | ot reta | aine     | ed an | nywh   | nere.        |             |             |       |        |        |       |          | ⊦ <b>ER</b> .") |
|                           | ●Internal RAM area; addresses                                                                                                                                      | 8016    | to 2     | .7F16 | s in I | M37702M      | 2BXXXFP     | )           |       |        |        |       |          |                 |
|                           | <ul> <li>At hardware reset (Except the case that Stop o</li> <li>At software reset</li> <li>At terminating Stop or Wait m (Hardware reset is used to te</li> </ul> | <br>ode |          |       |        | Ret          | taining the | state i     | immed | diate  | ely be | efore |          | eset            |

Fig. 13.1.6 State of SFR and internal RAM areas immediately after reset (4)

#### 13.1.3 Internal processing sequence after reset

Figure 13.1.7 shows the internal processing sequence after reset.



Fig. 13.1.7 Internal processing sequence after reset

### RESET

#### 13.1 Hardware reset

#### 13.1.4 Time supplying "L" level to RESET pin

Time supplying "L" level to the RESET pin varies according to the state of the clock oscillation circuit.

- •When the oscillator is stably oscillating or a stable clock is input from the XIN pin, supply "L" level for 2  $\mu$ s or more.
- •If the oscillator is not stably oscillating (including a power-on reset and In Stop mode), supply "L" level until the oscillation is stabilized.

The time to stabilize oscillation varies according to the oscillator. For details, contact the oscillator manufacturer.

Figure 13.1.8 shows the power-on reset condition. Figure 13.1.9 shows an example of a power-on reset circuit.

\* For details about Stop mode, refer to "Chapter 10. STOP MODE." For details about clocks, refer to "Chapter 14. CLOCK GENERATING CIRCUIT."



Fig. 13.1.8 Power-on reset condition



Fig. 13.1.9 Example of power-on reset circuit

#### 13.2 Software reset

When the power source voltage satisfies the microcomputer's recommended operating conditions, the microcomputer is reset by writing "1" to the software reset bit (bit 3 at address 5E<sub>16</sub>). This is called a software reset. In this case, the microcomputer initializes pins, CPU, and SFR area just as in the case of a hardware reset. However, the microcomputer retains the contents of the internal RAM area. (Refer to Table 13.1.1 and Figures 13.1.2 to 13.1.6.) Figure 13.2.1 shows the structure of processor mode register. After completing initialization, the microcomputer performs the internal processing sequence after a reset. (Refer to Figure 13.1.7.) After that, it executes a program beginning from the address set into the reset vector addresses which are FFFE<sub>16</sub> and FFFF<sub>16</sub>.



Fig. 13.2.1 Structure of processor mode register

# CHAPTER 14 **CLOCK GENERATING CIRCUIT**

14.1 Oscillation circuit example14.2 Clock

# **CLOCK GENERATING CIRCUIT**

#### 14.1 Oscillation circuit example

This chapter describes a clock generating circuit which supplies the operating clock of the central processing unit (CPU), bus interface unit (BIU), or internal peripheral devices.

The clock generating circuit contains the oscillation circuit.

### 14.1 Oscillation circuit example

To the oscillation circuit, a ceramic resonator or a quartz-crystal oscillator can be connected, or the clock which is externally generated can be input. The example of the oscillation circuit is described below.

#### 14.1.1 Connection example using resonator/oscillator

Figure 14.1.1 shows an example when connecting a ceramic resonator/quartz-crystal oscillator between pins  $X_{\text{IN}}$  and  $X_{\text{OUT}}$ .

The circuit constants such as Rf, Rd, C<sub>IN</sub>, and C<sub>OUT</sub> (shown in Figure 14.1.1) depend on the resonator/ oscillator. These values shall be set to the resonator/ oscillator manufacturer's recommended values.



Fig. 14.1.1 Connection example using resonator/oscillator

#### 14.1.2 Input example of externally generated clock

Figure 14.1.2 shows an input example of the clock which is externally generated. The external clock must be input from the  $X_{\text{IN}}$  pin, and the  $X_{\text{OUT}}$  pin must be left open.



Fig. 14.1.2 Externally generated clock input example

#### 14.2 Clock

Figure 14.2.1 shows the clock generating circuit block diagram.



Fig. 14.2.1 Clock generating circuit block diagram

# **CLOCK GENERATING CIRCUIT**

#### 14.2 Clock

#### 14.2.1 Clock generated in clock generating circuit

(1)  $\phi$ 

It is the operation clock of BIU. It is also the clock source of  $\phi_{\text{CPU}}$ .

The  $\phi$  stops by Ready request or execution of the **STP** or **WIT** instruction. It is not stopped by acceptance of Hold request.

(2)  $\phi_{\text{CPU}}$ 

It is the operation clock of CPU. The  $\phi_{CPU}$  stops by the following:

- •Execution of the STP or WIT instruction,
- •Ready request; "L" level input to RDY pin
- •Wait request from BIU; Hold request acceptance included

#### (3) Clock $\phi_1$

It has the same period as  $\phi$  and is output to the external from the  $\phi_1$  pin. The clock  $\phi_1$  stops by execution of the **STP** instruction.

It is not stopped by Ready request or acceptance of Hold request, or execution of the WIT instruction.

#### (4) f<sub>2</sub> to f<sub>512</sub>

Each of them is the internal peripheral devices' operating clock.

0/01/

**Note:** Refer to each functional description for details:

•Execution of STP instruction ...... "Chapter 10. STOP MODE"

•Execution of WIT instruction ...... "Chapter 11. WAIT MODE"

•Ready ..... "Paragraph. 12.3 Ready function"

•Hold ..... "Paragraph. 12.4 Hold function"

# CHAPTER 15

# ELECTRICAL CHARACTERISTICS

- 15.1 Absolute maximum ratings
- 15.2 Recommended operating conditions
- 15.3 Electrical characteristics
- 15.4 A-D converter characteristics
- 15.5 Internal peripheral devices
- 15.6 Ready and Hold
- 15.7 Single-chip mode
- 15.8 Memory expansion mode and microprocessor mode: with no Wait
- 15.9 Memory expansion mode and microprocessor mode: with Wait
- 15.10 Testing circuit for ports P0 to P8,  $\phi_1$ , and  $\overline{\mathsf{E}}$

# ELECTRICAL CHARACTERISTICS NOUNCEC

#### 15.1 Absolute maximum ratings

This chapter describes electrical characteristics of the M37702M2BXXXFP and M37702M2AXXXFP. For the low voltage version, refer to section "18.4 Electrical characteristics."

The 7703 Group's available pins varies from that of the 7702 Group. Refer to "Chapter 20. 7703 GROUP." For the latest data, inquire of addresses described last (""CONTACT ADDRESSES FOR FURTHER INFORMATION").

In a part of the standard indicated in this chapter, there are the limits depending on each microcomputer product or used external clock input frequency. Distinguish it described below.

| <ul> <li>Limits depending on ea</li> </ul> | ch microcomputer                                       |     |
|--------------------------------------------|--------------------------------------------------------|-----|
| (Example) M37702M2E                        | BXXXFP                                                 |     |
|                                            | ——When this sign is 'A,' refer to the column of "16 MH | z.' |
|                                            | When this sign is 'B,' refer to the column of "25 MH:  | z.' |

•Limits depending on used external clock input frequency

The calculation formula is described in the table. When the microcomputer is 16 MHz version, the limits is the value in the case of  $f(X_{IN}) = 16$  MHz. When the microcomputer is 25 MHz version, the limits is the value in the case of  $f(X_{IN}) = 25$  MHz.

# 15.1 Absolute maximum ratings

Absolute maximum ratings

| Symbol           | Parameter                                                                                                                                                               | Conditions | Ratings         | Unit |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----------------|------|
| Vcc              | Power source voltage                                                                                                                                                    |            | -0.3 to 7       | V    |
| AVcc             | Analog power source voltage                                                                                                                                             |            | -0.3 to 7       | V    |
| Vı               | Input voltage RESET, CNVss, BYTE                                                                                                                                        |            | -0.3 to 12      | V    |
| Vı               | Input voltage $P0_0-P0_7$ , $P1_0-P1_7$ , $P2_0-P2_7$ , $P3_0-P3_3$ , $P4_0-P4_7$ , $P5_0-P5_7$ , $P6_0-P6_7$ , $P7_0-P7_7$ , $P8_0-P8_7$ , $V_{REF}$ , $X_{IN}$        |            | -0.3 to Vcc+0.3 | V    |
| Vo               | Output voltage $P0_0-P0_7$ , $P1_0-P1_7$ , $P2_0-P2_7$ , $P3_0-P3_3$ , $P4_0-P4_7$ , $P5_0-P5_7$ , $P6_0-P6_7$ , $P7_0-P7_7$ , $P8_0-P8_7$ , $X_{OUT}$ , $\overline{E}$ |            | -0.3 to Vcc+0.3 | V    |
| Pd               | Power dissipation                                                                                                                                                       | Ta = 25 °C | 300 (Note)      | mW   |
| Topr             | Operating temperature                                                                                                                                                   |            | -20 to 85       | °C   |
| T <sub>stg</sub> | Storage temperature                                                                                                                                                     |            | -40 to 150      | °C   |

Note: In the 7703 Group, this value is 1000 mW.

15.2 Recommended operating conditions

# 15.2 Recommended operating conditions

**Recommended operating conditions** ( $Vcc = 5 V \pm 10\%$ , Ta = -20 to 85 °C, unless otherwise noted)

| Symbol    | Paran                             | octor                                                                                                                                                                                                                                                                                                                          |        | Limits |            | Unit |
|-----------|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------|------------|------|
|           | Palair                            | ietei                                                                                                                                                                                                                                                                                                                          | Min.   | Тур.   | Max.       |      |
| Vcc       | Power source voltage              |                                                                                                                                                                                                                                                                                                                                | 4.5    | 5.0    | 5.5        | V    |
| AVcc      | Analog power source voltage       |                                                                                                                                                                                                                                                                                                                                |        | Vcc    |            | V    |
| Vss       | Power source voltage              |                                                                                                                                                                                                                                                                                                                                |        | 0      |            | V    |
| AVss      | Analog power source voltage       |                                                                                                                                                                                                                                                                                                                                |        | 0      |            | V    |
| ViH       | High-level input voltage          | P00-P07, P30-P33, P40-P47,<br>P50-P57, P60-P67, P70-P77,<br>P80-P87, XIN, RESET, CNVss,<br>BYTE                                                                                                                                                                                                                                | 0.8Vcc |        | Vcc        | V    |
| ViH       | High-level input voltage          | P1 <sub>0</sub> –P1 <sub>7</sub> , P2 <sub>0</sub> –P2 <sub>7</sub><br>(in single-chip mode)                                                                                                                                                                                                                                   | 0.8Vcc |        | Vcc        | V    |
| VIH       | High-level input voltage          | P1 <sub>0</sub> –P1 <sub>7</sub> , P2 <sub>0</sub> –P2 <sub>7</sub> (in memory expansion mode and microprocessor mode)                                                                                                                                                                                                         | 0.5Vcc |        | Vcc        | V    |
| VıL       | Low-level input voltage           | P00-P07, P30-P33, P40-P47,<br>P50-P57, P60-P67, P70-P77,<br>P80-P87, XIN, RESET, CNVss,<br>BYTE                                                                                                                                                                                                                                | 0      |        | 0.2Vcc     | V    |
| VIL       | Low-level input voltage           | P1 <sub>0</sub> –P1 <sub>7</sub> , P2 <sub>0</sub> –P2 <sub>7</sub> (in single-chip mode)                                                                                                                                                                                                                                      | 0      |        | 0.2Vcc     | V    |
| VIL       | Low-level input voltage           | P1 <sub>0</sub> –P1 <sub>7</sub> , P2 <sub>0</sub> –P2 <sub>7</sub><br>(in memory expansion mode and microprocessor mode)                                                                                                                                                                                                      | 0      |        | 0.16Vcc    | V    |
| OH (peak) | High-level peak output current    | P0 <sub>0</sub> –P0 <sub>7</sub> , P1 <sub>0</sub> –P1 <sub>7</sub> , P2 <sub>0</sub> –P2 <sub>7</sub> ,<br>P3 <sub>0</sub> –P3 <sub>3</sub> , P4 <sub>0</sub> –P4 <sub>7</sub> , P5 <sub>0</sub> –P5 <sub>7</sub> ,<br>P6 <sub>0</sub> –P6 <sub>7</sub> , P7 <sub>0</sub> –P7 <sub>7</sub> , P8 <sub>0</sub> –P8 <sub>7</sub> |        |        | -10        | mA   |
| OH (avg)  | High-level average output current |                                                                                                                                                                                                                                                                                                                                |        |        | <b>-</b> 5 | mA   |
| OL (peak) | Low-level peak output current     | P0 <sub>0</sub> –P0 <sub>7</sub> , P1 <sub>0</sub> –P1 <sub>7</sub> , P2 <sub>0</sub> –P2 <sub>7</sub> ,<br>P3 <sub>0</sub> –P3 <sub>3</sub> , P4 <sub>0</sub> –P4 <sub>3</sub> , P5 <sub>0</sub> –P5 <sub>7</sub> ,<br>P6 <sub>0</sub> –P6 <sub>7</sub> , P7 <sub>0</sub> –P7 <sub>7</sub> , P8 <sub>0</sub> –P8 <sub>7</sub> |        |        | 10         | mA   |
| OL (avg)  | Low-level average output current  | P0 <sub>0</sub> –P0 <sub>7</sub> , P1 <sub>0</sub> –P1 <sub>7</sub> , P2 <sub>0</sub> –P2 <sub>7</sub> ,<br>P3 <sub>0</sub> –P3 <sub>3</sub> , P4 <sub>0</sub> –P4 <sub>3</sub> , P5 <sub>4</sub> –P5 <sub>7</sub> ,<br>P6 <sub>0</sub> –P6 <sub>7</sub> , P7 <sub>0</sub> –P7 <sub>7</sub> , P8 <sub>0</sub> –P8 <sub>7</sub> |        |        | 5          | mA   |
| f(XIN)    | External clock input frequency    | M37702M2BXXXFP<br>M37702M2AXXXFP                                                                                                                                                                                                                                                                                               |        |        | 25<br>15   | MHz  |

Notes 1: Average output current is the average value of a 100 ms interval.

<sup>2:</sup> The sum of Io<sub>L</sub>(peak) for ports P0, P1, P2, P3, and P8 must be 80 mA or less, the sum of Io<sub>L</sub>(peak) for ports P0, P1, P2, P3, and P8 must be 80 mA or less, the sum of Io<sub>L</sub>(peak) for ports P4, P5, P6, and P7 must be 80 mA or less, and the sum of Io<sub>H</sub>(peak) for ports P4, P5, P6, and P7 must be 80 mA or less.

#### 15.3 Electrical characteristics

# 15.3 Electrical characteristics

Electrical characteristics (Vcc = 5 V, Vss = 0 V, Ta = -20 to 85 °C, unless otherwise noted)

| Symbol                           | Dor                       | ameter                                                                                                            | Test conditions                                                                                   |            | Limits   |             | Unit     |
|----------------------------------|---------------------------|-------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|------------|----------|-------------|----------|
| Symbol                           |                           |                                                                                                                   | rest conditions                                                                                   | Min.       | Тур.     | Max.        | Offic    |
| Vон                              | High-level output voltage | P0o-P07, P1o-P17, P2o-P27,<br>P3o, P31, P33, P4o-P47,<br>P5o-P57, P6o-P67, P7o-P77,<br>P8o-P87                    | Iон = −10 mA                                                                                      | 3          |          |             | V        |
| Vон                              | High-level output voltage | P00–P07, P10–P17, P20–P27,<br>P30, P31, P33                                                                       | Iон = −400 <i>µ</i> A                                                                             | 4.7        |          |             | V        |
| Vон                              | High-level output voltage | P3 <sub>2</sub>                                                                                                   | loh = -10  mA<br>$loh = -400 \mu\text{A}$                                                         | 3.1<br>4.8 |          |             | V        |
| Vон                              | High-level output voltage | Ē                                                                                                                 | loh = -10  mA<br>$loh = -400 \mu\text{A}$                                                         | 3.4<br>4.8 |          |             | <b>\</b> |
| Vol                              | Low-level output voltage  | P00-P07, P10-P17, P20-P27,<br>P30, P31, P33, P40-P47,<br>P50-P57, P60-P67, P70-P77,<br>P80-P87                    | IoL= 10 mA                                                                                        |            |          | 2           | <b>V</b> |
| Vol                              | Low-level output voltage  | P00-P07, P10-P17, P20-P27, P30, P31, P33                                                                          | IoL = 2 mA                                                                                        |            |          | 0.45        | V        |
| Vol                              | Low-level output voltage  | P3 <sub>2</sub>                                                                                                   | IoL = 10 mA                                                                                       |            |          | 1.9<br>0.43 | · V      |
| Vol                              | Low-level output voltage  | Ē                                                                                                                 | IoL = 10 mA                                                                                       |            |          | 1.6<br>0.4  | <b>\</b> |
| V <sub>T+</sub> —V <sub>T-</sub> |                           | TA0IN-TA4IN, TB0IN-TB2IN, ADTRG, CTS0, CTS1, CLK0, CLK1                                                           | 0                                                                                                 | 0.4        |          | 1           | V        |
| $V_{T+}-V_{T-}$                  | Hysteresis                | RESET                                                                                                             |                                                                                                   | 0.2        |          | 0.5         | V        |
| V <sub>T+</sub> -V <sub>T-</sub> | Hysteresis                | Xin                                                                                                               |                                                                                                   | 0.1        |          | 0.3         | V        |
| Іін                              | High-level input current  | P00-P07, P10-P17, P20-P27,<br>P30-P33, P40-P47, P50-P57,<br>P60-P67, P70-P77, P80-P87,<br>XIN, RESET, CNVss, BYTE | V <sub>1</sub> = 5 V                                                                              |            |          | 5           | μΑ       |
| lıL                              | Low-level input current   | P00–P07, P10–P17, P20–P27,<br>P30–P33, P40–P47, P50–P57,<br>P60–P67, P70–P77, P80–P87,<br>XIN, RESET, CNVss, BYTE | V <sub>1</sub> = 0 V                                                                              |            |          | -5          | μΑ       |
| VRAM                             | RAM hold voltage          |                                                                                                                   | When clock is stopped.                                                                            | 2          |          |             | V        |
| Icc                              | Power source current      |                                                                                                                   | In single-chip mode, output pins are $f(X_{IN}) = 25 \text{ MHz}$<br>$f(X_{IN}) = 16 \text{ MHz}$ |            | 19<br>12 | 38<br>24    | mA       |
|                                  |                           |                                                                                                                   | open, and the other pins are connected $Ta = 25$ °C, when clock is stopped                        |            |          | 1           | μΑ       |
|                                  |                           |                                                                                                                   | to Vss. Ta = 85 °C,wher clock is stopped                                                          |            |          | 20          | μΑ       |

15.4 A-D converter characteristics

### 15.4 A-D converter characteristics

A-D CONVERTER CHARACTERISTICS (Vcc = AVcc = 5 V ± 10%, Vss = AVss = 0 V, Ta = -20 to 85 °C, unless otherwise noted)

| Cumbal           | Donomotor            | Toot conditions              |       | ,    | Linit |      |
|------------------|----------------------|------------------------------|-------|------|-------|------|
| Symbol           | Parameter            | Test conditions              | Min.  | Тур. | Мах.  | Unit |
| _                | Resolution           | Vref = Vcc                   |       |      | 8     | Bits |
| _                | Absolute accuracy    | VREF = VCC                   |       |      | ±3    | LSB  |
| RLADDER          | Ladder resistance    | Vref = Vcc                   | 2     |      | 10    | kΩ   |
| tconv            | Conversion time      | $f(X_{IN}) = 25 \text{ MHz}$ | 9.12  |      |       |      |
| LCONV            |                      | $f(X_{IN}) = 16 \text{ MHz}$ | 14.25 |      |       | μs   |
| V <sub>REF</sub> | Reference voltage    |                              | 2     |      | Vcc   | V    |
| VIA              | Analog input voltage |                              | 0     |      | VREF  | V    |



#### 15.5 Internal peripheral devices

### 15.5 Internal peripheral devices

Timing requirements ( $Vcc = 5 V \pm 10\%$ , Vss = 0 V, Ta = -20 to 85 °C, unless otherwise noted)

Timer A input (count input in event counter mode)

|         | Parameter                         |      | Limits |      |        |    |  |  |
|---------|-----------------------------------|------|--------|------|--------|----|--|--|
| Symbol  |                                   |      | 16 MHz |      | 25 MHz |    |  |  |
|         |                                   | Min. | Max.   | Min. | Max.   |    |  |  |
| tc(TA)  | TAin input cycle time             | 125  |        | 80   |        | ns |  |  |
| tw(TAH) | TAin input high-level pulse width | 62   |        | 40   |        | ns |  |  |
| tw(TAL) | TAin input low-level pulse width  | 62   |        | 40   |        | ns |  |  |

Timer A input (gating input in timer mode)

| Symbol             | Parameter                         | Data formula                      | 16  | MHz  | 25 1 | ИНz  | Unit |
|--------------------|-----------------------------------|-----------------------------------|-----|------|------|------|------|
|                    |                                   |                                   | Min | Max. | Min. | Max. |      |
| t <sub>c(TA)</sub> | TAin input cycle time             | $\frac{8 \times 10^9}{f(X_{IN})}$ | 500 |      | 320  |      | ns   |
| tw(TAH)            | TAin input high-level pulse width | $\frac{4 \times 10^9}{f(X_{IN})}$ | 250 |      | 160  |      | ns   |
| tw(TAL)            | TAin input low-level pulse width  | $\frac{4 \times 10^9}{f(X_{IN})}$ | 250 |      | 160  |      | ns   |

Note: TAin input cycle time must be 4 cycles or more of count source,

TAin input high-level pulse width must be 2 cycles or more of count source,

TAin input low-level pulse width must be 2 cycles or more of count source.

Timer A input (external trigger input in one-shot pulse mode)

|                 |                                   | 400 |                                   |      |      |      |      |      |
|-----------------|-----------------------------------|-----|-----------------------------------|------|------|------|------|------|
| Symbol          | Parameter                         |     | Data formula                      | 16   | MHz  | 25 I | MHz  | Unit |
|                 |                                   |     |                                   | Min. | Max. | Min. | Max. |      |
| tc(TA)          | TAin input cycle time             | 0   | $\frac{4 \times 10^9}{f(X_{IN})}$ | 250  |      | 160  |      | ns   |
| tw(TAH)         | TAin input high-level pulse width |     |                                   | 150  |      | 80   |      | ns   |
| <b>t</b> w(TAL) | TAin input low-level pulse width  |     |                                   | 150  |      | 80   |      | ns   |

Timer A input (external trigger input in pulse width modulation mode)

| Symbol  |                                   |        |      | Unit |        |    |
|---------|-----------------------------------|--------|------|------|--------|----|
|         | Parameter                         | 16 MHz |      |      | 25 MHz |    |
|         | · ·                               | Min.   | Max. | Min. | Max.   |    |
| tw(TAH) | TAin input high-level pulse width | 125    |      | 80   |        | ns |
| tw(TAL) | TAin input low-level pulse width  | 125    |      | 80   |        | ns |

Timer A input (up-down input in event counter mode)

| Symbol      | Parameter                           | 16 MHz |      | 25 MHz |      | Unit |
|-------------|-------------------------------------|--------|------|--------|------|------|
|             |                                     | Min.   | Max. | Min.   | Max. |      |
| tc(UP)      | TAiout input cycle time             | 2500   |      | 2000   |      | ns   |
| tw(UPH)     | TAiout input high-level pulse width | 1250   |      | 1000   |      | ns   |
| tw(UPL)     | TAiout input low-level pulse width  | 1250   |      | 1000   |      | ns   |
| tsu(UP-TIN) | TAiout input setup time             | 500    |      | 400    |      | ns   |
| th(TIN-UP)  | TAiout input hold time              | 500    |      | 400    |      | ns   |

15.5 Internal peripheral devices

Timer A input (Two-phase pulse input in event counter mode)

| Symbol            | Parameter               |        |      |        |      |      |
|-------------------|-------------------------|--------|------|--------|------|------|
|                   |                         | 16 MHz |      | 25 MHz |      | Unit |
|                   |                         | Min.   | Max. | Min.   | Max. |      |
| tc(TA)            | TAjın input cycle time  | 1000   |      | 800    |      | ns   |
| tsu(TAjın-TAjout) | TAjın input setup time  | 250    |      | 200    |      | ns   |
| tsu(TAjout-TAjin) | TAjout input setup time | 250    |      | 200    |      | ns   |



#### 15.5 Internal peripheral devices

#### Internal peripheral devices

- Count input in event counter mode
- Gating input in timer mode
- External trigger input in one-shot pulse mode
- External trigger input in pulse width modulation mode



• Up-down input, count input in event counter mode



Two-phase pulse input in event counter mode



Test conditions

 $-Vcc = 5 V \pm 10\%$ 

•Input timing voltage :  $V_{IL} = 1.0 \text{ V}, V_{IH} = 4.0 \text{ V}$ 

#### 15.5 Internal peripheral devices

Timer B input (count input in event counter mode)

| •                  |                                                      |        | Lin  |        |      |      |
|--------------------|------------------------------------------------------|--------|------|--------|------|------|
| Symbol             | Parameter                                            | 16 MHz |      | 25 MHz |      | Unit |
|                    |                                                      | Min.   | Max. | Min.   | Max. |      |
| tc(TB)             | TBin input cycle time (one edge count)               | 125    |      | 80     |      | ns   |
| tw(TBH)            | TBin input high-level pulse width (one edge count)   | 62     |      | 40     |      | ns   |
| tw(TBL)            | TBin input low-level pulse width (one edge count)    | 62     |      | 40     |      | ns   |
| t <sub>c(TB)</sub> | TBin input cycle time (both edges count)             | 250    |      | 160    |      | ns   |
| tw(TBH)            | TBin input high-level pulse width (both edges count) | 125    |      | 80     |      | ns   |
| tw(TBL)            | TBin input low-level pulse width (both edges count)  | 125    |      | 80     |      | ns   |

**Timer B input** (pulse period measurement mode)

| Symbol  | Parameter                         | Data formula                      | 16   | MHz         | 25 [ | ИНz  | Unit |
|---------|-----------------------------------|-----------------------------------|------|-------------|------|------|------|
|         |                                   |                                   | Min. | Max.        | Min. | Max. |      |
| tc(TB)  | TBin input cycle time             | $\frac{8 \times 10^9}{f(X_{IN})}$ | 500  |             | 320  |      | ns   |
| tw(TBH) | TBin input high-level pulse width | $\frac{4 \times 10^9}{f(X_{IN})}$ | 250  | <b>&gt;</b> | 160  |      | ns   |
| tw(TBL) | TBin input low-level pulse width  | $\frac{4 \times 10^9}{f(X_{IN})}$ | 250  |             | 160  |      | ns   |

Note: TBin input cycle time must be 4 cycles or more of count source.

TBin input high-level pulse width must be 2 cycles or more of count source,

TBin input low-level pulse width must be 2 cycles or more of count source.

#### Timer B input (pulse width measurement mode)

|         | _                                 |                                            |      |      |      |      |      |
|---------|-----------------------------------|--------------------------------------------|------|------|------|------|------|
| Symbol  | Parameter                         | Data formula                               | 16   | MHz  | 25 N | ИHz  | Unit |
|         |                                   |                                            | Min. | Max. | Min. | Max. |      |
| tc(TB)  | TBin input cycle time             | 8 X 10 <sup>9</sup><br>f(X <sub>IN</sub> ) | 500  |      | 320  |      | ns   |
| tw(TBH) | TBin input high-level pulse width | 4 X 10 <sup>9</sup><br>f(X <sub>IN</sub> ) | 250  |      | 160  |      | ns   |
| tw(TBL) | TBin input low-level pulse width  | 4 X 10 <sup>9</sup><br>f(X <sub>IN</sub> ) | 250  |      | 160  |      | ns   |

Note: TBin input cycle time must be 4 cycles or more of count source,

TBin input high-level pulse width must be 2 cycles or more of count source,

TBin input low-level pulse width must be 2 cycles or more of count source.

#### A-D trigger input

| Symbol  | Parameter                                          |        |      |        |      |      |
|---------|----------------------------------------------------|--------|------|--------|------|------|
|         |                                                    | 16 MHz |      | 25 MHz |      | Unit |
|         |                                                    | Min.   | Max. | Min.   | Max. |      |
| tc(AD)  | ADTRG input cycle time (minimum allowable trigger) | 1000   |      | 1000   |      | ns   |
| tw(ADL) | ADTRG input low-level pulse width                  | 125    |      | 125    |      | ns   |

#### 15.5 Internal peripheral devices

#### Serial I/O

|                                        |                                   |        | Limits |        |      |      |  |
|----------------------------------------|-----------------------------------|--------|--------|--------|------|------|--|
| Symbol                                 | Parameter                         | 16 MHz |        | 25 MHz |      | Unit |  |
|                                        |                                   | Min.   | Max.   | Min.   | Max. |      |  |
| $\mathbf{t}_{\mathtt{c}(\mathtt{CK})}$ | CLK <sub>i</sub> input cycle time | 250    |        | 200    |      | ns   |  |
| tw(CKH)                                | CLK input high-level pulse width  | 125    |        | 100    |      | ns   |  |
| tw(CKL)                                | CLK input low-level pulse width   | 125    |        | 100    |      | ns   |  |
| $\mathbf{t}_{d(C-Q)}$                  | TxDi output delay time            |        | 90     |        | 80   | ns   |  |
| th(C-Q)                                | TxDi hold time                    | 0      |        | 0      |      | ns   |  |
| tsu(D-C)                               | RxDi input setup time             | 30     |        | 30     |      | ns   |  |
| th(C-D)                                | RxDi input hold time              | 90     |        | 90     |      | ns   |  |

External interrupt INTi input

| Limits  |                                   |      |      |      |      |      |
|---------|-----------------------------------|------|------|------|------|------|
| Symbol  | Parameter                         | 16   | MHz  |      | MHz  | Unit |
|         |                                   | Min. | Max. | Min. | Max. |      |
| tw(INH) | INTi input high-level pulse width | 250  |      | 250  |      | ns   |
| tw(INL) | INT: input low-level pulse width  | 250  |      | 250  |      | ns   |
|         |                                   |      |      |      |      |      |

#### Internal peripheral devices



Test conditions

•Vcc = 5 V ± 10%

•Input timing voltage  $\,$  : VIL = 1.0 V, VIH = 4.0 V

•Output timing voltage :  $V_{OL} = 0.8 \text{ V}$ ,  $V_{OH} = 2.0 \text{ V}$ 

### 15.6 Ready and Hold

# 15.6 Ready and Hold

Timing requirements ( $Vcc = 5 V \pm 10\%$ , Vss = 0 V, Ta = -20 to 85 °C, unless otherwise noted)

|                               | Parameter             |        |      |        |      |      |
|-------------------------------|-----------------------|--------|------|--------|------|------|
| Symbol                        |                       | 16 MHz |      | 25 MHz |      | Unit |
|                               |                       | Min.   | Max. | Min.   | Max. |      |
| tsu(RDY−φ₁)                   | RDY input setup time  | 60     |      | 55     |      | ns   |
| tsu(HOLD−φ₁)                  | HOLD input setup time | 60     |      | 55     |      | ns   |
| $\mathbf{t}$ h( $\phi$ 1-RDY) | RDY input hold time   | 0      |      | 0      |      | ns   |
| th(\$\phi_1\$-HOLD)           | HOLD input hold time  | 0      |      | 0      |      | ns   |

Switching characteristics ( $Vcc = 5 V \pm 10\%$ , Vss = 0 V, Ta = -20 to 85 °C, unless otherwise noted)

|                     |                                           | •    | Lin  | nits |      | Í    |
|---------------------|-------------------------------------------|------|------|------|------|------|
| Symbol              | Parameter                                 | 16   | MHz  |      | ИНz  | Unit |
|                     |                                           | Min. | Max. | Min. | Max. |      |
| <b>t</b> d(φ₁−HLDA) | HLDA output delay time                    |      | 50   |      | 50   | ns   |
| Note: For           | test conditions, refer to Figure 15.10.1. |      |      |      |      |      |

# 15.6 Ready and Hold

#### Ready function





#### With Wait



Test conditions

•Vcc = 5 V±10%

•Input timing voltage : VIL = 1.0 V, VIH = 4.0 V•Output timing voltage : VOL = 0.8 V, VOH = 2.0 V

# 15.6 Ready and Hold

Hold function



Test conditions

•Vcc = 5 V±10%

•Input timing voltage •Output timing voltage : Vol = 0.8 V, Voh = 2.0 V

15.7 Single-chip mode

# 15.7 Single-chip mode

Timing requirements ( $Vcc = 5 V \pm 10\%$ , Vss = 0 V, Ta = -20 to 85 °C, unless otherwise noted)

|                   |                                             |      | Lin  |        | ,    |      |
|-------------------|---------------------------------------------|------|------|--------|------|------|
| Symbol            | Parameter                                   | 16 I | ИНz  | 25 MHz |      | Unit |
|                   |                                             | Min. | Max. | Min.   | Max. |      |
| <b>t</b> c        | External clock input cycle time             | 62   |      | 40     |      | ns   |
| tw(H)             | External clock input high-level pulse width | 25   |      | 15     |      | ns   |
| tw(L)             | External clock input low-level pulse width  | 25   |      | 15     |      | ns   |
| tr                | External clock rise time                    |      | 10   |        | 8    | ns   |
| <b>t</b> f        | External clock fall time                    |      | 10   |        | 8    | ns   |
| tsu(P0D-E)        | Port P0 input setup time                    | 100  |      | 60     |      | ns   |
| tsu(P1D-E)        | Port P1 input setup time                    | 100  |      | 60     |      | ns   |
| tsu(P2D-E)        | Port P2 input setup time                    | 100  |      | 60     |      | ns   |
| tsu(P3D-E)        | Port P3 input setup time                    | 100  |      | 60     |      | ns   |
| tsu(P4D-E)        | Port P4 input setup time                    | 100  |      | 60     |      | ns   |
| tsu(P5D-E)        | Port P5 input setup time                    | 100  |      | 60     |      | ns   |
| tsu(P6D-E)        | Port P6 input setup time                    | 100  |      | 60     |      | ns   |
| tsu(P7D-E)        | Port P7 input setup time                    | 100  |      | 60     |      | ns   |
| tsu(P8D-E)        | Port P8 input setup time                    | 100  |      | 60     |      | ns   |
| th(E-P0D)         | Port P0 input hold time                     | 0    |      | 0      |      | ns   |
| th(E-P1D)         | Port P1 input hold time                     | 0    |      | 0      |      | ns   |
| th(E-P2D)         | Port P2 input hold time                     | 0    |      | 0      |      | ns   |
| <b>t</b> h(E-P3D) | Port P3 input hold time                     | 0    |      | 0      |      | ns   |
| th(E-P4D)         | Port P4 input hold time                     | 0    |      | 0      |      | ns   |
| th(E-P5D)         | Port P5 input hold time                     | 0    |      | 0      |      | ns   |
| th(E-P6D)         | Port P6 input hold time                     | 0    |      | 0      |      | ns   |
| th(E-P7D)         | Port P7 input hold time                     | 0    |      | 0      |      | ns   |
| th(E-P8D)         | Port P8 input hold time                     | 0    |      | 0      |      | ns   |

Switching characteristics ( $Vcc = 5 V \pm 10\%$ , Vss = 0 V, Ta = -20 to 85 °C, unless otherwise noted)

|                | 10"                            | Limits |      |        |      |      |
|----------------|--------------------------------|--------|------|--------|------|------|
| Symbol         | Parameter                      | 16 MHz |      | 25 MHz |      | Unit |
|                |                                | Min.   | Max. | Min.   | Max. |      |
| $t_{d(E-P0Q)}$ | Port P0 data output delay time |        | 100  |        | 80   | ns   |
| td(E-P1Q)      | Port P1 data output delay time |        | 100  |        | 80   | ns   |
| td(E-P2Q)      | Port P2 data output delay time |        | 100  |        | 80   | ns   |
| td(E-P3Q)      | Port P3 data output delay time |        | 100  |        | 80   | ns   |
| $t_{d(E-P4Q)}$ | Port P4 data output delay time |        | 100  |        | 80   | ns   |
| td(E-P5Q)      | Port P5 data output delay time |        | 100  |        | 80   | ns   |
| td(E-P6Q)      | Port P6 data output delay time |        | 100  |        | 80   | ns   |
| td(E-P7Q)      | Port P7 data output delay time |        | 100  |        | 80   | ns   |
| td(E-P8Q)      | Port P8 data output delay time |        | 100  |        | 80   | ns   |

Note: For test conditions, refer to Figure 15.10.1.

# 15.7 Single-chip mode



15.8 Memory expansion mode and microprocessor mode: with no Wait

# 15.8 Memory expansion mode and microprocessor mode: with no Wait

Timing requirements ( $Vcc = 5 V \pm 10\%$ , Vss = 0 V, Ta = -20 to 85 °C, unless otherwise noted)

|                   |                                             |      | Limits |      |        |    |
|-------------------|---------------------------------------------|------|--------|------|--------|----|
| Symbol            | Parameter                                   |      | 16 MHz |      | 25 MHz |    |
|                   |                                             | Min. | Max.   | Min. | Max.   |    |
| <b>t</b> c        | External clock input cycle time             | 62   |        | 40   |        | ns |
| t <sub>w(H)</sub> | External clock input high-level pulse width | 25   |        | 15   |        | ns |
| t <sub>w(L)</sub> | External clock input low-level pulse width  | 25   |        | 15   |        | ns |
| tr                | External clock rise time                    |      | 10     |      | 8      | ns |
| <b>t</b> f        | External clock fall time                    |      | 10     |      | 8      | ns |
| tsu(P1D-E)        | Port P1 input setup time                    | 45   |        | 30   |        | ns |
| tsu(P2D-E)        | Port P2 input setup time                    | 45   |        | 30   |        | ns |
| tsu(P4D-E)        | Port P4 input setup time                    | 100  |        | 60   |        | ns |
| tsu(P5D-E)        | Port P5 input setup time                    | 100  |        | 60   |        | ns |
| tsu(P6D-E)        | Port P6 input setup time                    | 100  |        | 60   |        | ns |
| tsu(P7D-E)        | Port P7 input setup time                    | 100  |        | 60   |        | ns |
| tsu(P8D-E)        | Port P8 input setup time                    | 100  |        | 60   |        | ns |
| th(E-P1D)         | Port P1 input hold time                     | 0    |        | 0    |        | ns |
| th(E-P2D)         | Port P2 input hold time                     | 0    |        | 0    |        | ns |
| th(E-P4D)         | Port P4 input hold time                     | 0    |        | 0    |        | ns |
| th(E-P5D)         | Port P5 input hold time                     | 0    |        | 0    |        | ns |
| <b>t</b> h(E-P6D) | Port P6 input hold time                     | 0    |        | 0    |        | ns |
| th(E-P7D)         | Port P7 input hold time                     | 0    |        | 0    |        | ns |
| th(E-P8D)         | Port P8 input hold time                     | 0    |        | 0    |        | ns |

Switching characteristics ( $Vcc = 5 V \pm 10\%$ , Vss = 0 V, Ta = -20 to 85 °C, unless otherwise noted)

|                            | Parameter                                      |        |      |        |      |      |
|----------------------------|------------------------------------------------|--------|------|--------|------|------|
| Symbol                     |                                                | 16 MHz |      | 25 MHz |      | Unit |
|                            |                                                | Min.   | Max. | Min.   | Max. |      |
| td(E-P4Q)                  | Port P4 data output delay time                 |        | 100  |        | 80   | ns   |
| td(E-P5Q)                  | Port P5 data output delay time                 |        | 100  |        | 80   | ns   |
| td(E-P6Q)                  | Port P6 data output delay time                 |        | 100  |        | 80   | ns   |
| td(E-P7Q)                  | Port P7 data output delay time                 |        | 100  |        | 80   | ns   |
| td(E-P8Q)                  | Port P8 data output delay time                 |        | 100  |        | 80   | ns   |
| $\mathbf{t}_{d(E-\phi_1)}$ | φ <sub>1</sub> output delay time               | 0      | 20   | 0      | 18   | ns   |
| tw(EL)                     | E low-level pulse width                        | 95 *   |      | 50 *   |      | ns   |
| td(P0A-E)                  | Port P0 address output delay time              | 30 *   |      | 12 *   |      | ns   |
| td(E-P1Q)                  | Port P1 data output delay time (BYTE = "L")    |        | 70   |        | 45   | ns   |
| tpxz(E-P1Z)                | Port P1 floating start delay time (BYTE = "L") |        | 5    |        | 5    | ns   |
| <b>t</b> d(P1A-E)          | Port P1 address output delay time              | 30 *   |      | 12 *   |      | ns   |
| <b>t</b> d(P1A-ALE)        | Port P1 address output delay time              | 24 *   |      | 5 *    |      | ns   |
| <b>t</b> h(E-P2Q)          | Port P2 data output delay time                 |        | 70   |        | 45   | ns   |
| tpxz(E-P2Z)                | Port P2 floating start delay time              |        | 5    |        | 5    | ns   |
| <b>t</b> d(P2A-E)          | Port P2 address output delay time              | 30 *   |      | 12 *   |      | ns   |
| th(P2A-ALE)                | Port P2 address output delay time              | 24 *   |      | 5 *    |      | ns   |
| <b>t</b> d(ALE-E)          | ALE output delay time                          | 4      |      | 4      |      | ns   |
| tw(ALE)                    | ALE pulse width                                | 35 *   |      | 22 *   |      | ns   |
| <b>t</b> d(BHE-E)          | BHE output delay time                          | 30 *   |      | 20 *   |      | ns   |
| td(R/W-E)                  | R/W output delay time                          | 30 *   |      | 20 *   |      | ns   |

**Note:** For test conditions, refer to Figure 15.10.1.

<sup>\*</sup> This is the value depending on  $f(X_{IN})$ . For data formula, refer to Table 15.8.1.

# 15.8 Memory expansion mode and microprocessor mode : with no Wait

Switching characteristics ( $Vcc = 5 V \pm 10\%$ , Vss = 0 V, Ta = -20 to 85 °C, unless otherwise noted)

|                         | Parameter                                        | Limits      |      |        |      |      |
|-------------------------|--------------------------------------------------|-------------|------|--------|------|------|
| Symbol                  |                                                  | 16 MHz      |      | 25 MHz |      | Unit |
|                         |                                                  | Min.        | Max. | Min.   | Max. |      |
| th(E-P0A)               | Port P0 address hold time                        | 25*         |      | 18*    |      | ns   |
| th(ALE-P1A)             | Port P1 address hold time (BYTE = "L")           | 9           |      | 9      |      | ns   |
| th(E-P1Q)               | Port P1 data hold time (BYTE = "L")              | 25*         |      | 18*    |      | ns   |
| t <sub>pzx(E-P1Z)</sub> | Port P1 floating release delay time (BYTE = "L") | 36*(Note 1) |      | 18 *   |      | ns   |
| th(E-P1A)               | Port P1 address hold time (BYTE = "H")           | 25*         |      | 18*    |      | ns   |
| th(ALE-P2A)             | Port P2 address hold time                        | 9           |      | 9      |      | ns   |
| th(E-P2Q)               | Port P2 data hold time                           | 25*         |      | 18*    |      | ns   |
| t <sub>pzx(E-P2Z)</sub> | Port P2 floating release delay time              | 36 Note 1)  |      | 18*    |      | ns   |
| th(E-BHE)               | BHE hold time                                    | 18          |      | 18     |      | ns   |
| $t_{h(E-RW)}$           | R/W hold time                                    | 18          |      | 18     |      | ns   |

- Notes 1: For the M37702E2AXXXFP, M37702E2AFS, M37702E4AXXXFP, and M37702E4AFS, refer to section "19.5.4 Bus timing and EPROM mode." For the M37703E2AXXXSP and M37703E4AXXXSP, refer to section "20.6.2 Bus timing and EPROM mode."
  - 2: For test conditions, refer to Figure 15.10.1.
- \*: This is the value depending on  $f(X_{IN})$ . For data formula, refer to Table 15.8.1.

Table 15.8.1 Bus timing data formula

|                                | tilling data formula                           |                                                |                                             |
|--------------------------------|------------------------------------------------|------------------------------------------------|---------------------------------------------|
| Sign f(X <sub>IN</sub> )       | f(X <sub>IN</sub> ) ≤ 8 MHz                    | 8 MHz < f(X <sub>IN</sub> ) ≤ 16 MHz           | 16 MHz $< f(X_{IN}) \le 25$ MHz             |
| tw(EL)                         |                                                | $\frac{2 \times 10^9}{f(XIN)} - 30$            |                                             |
| td(P0A-E)                      | 4 × 400                                        | 1 2 × 109                                      | 4 × 400                                     |
| td(P1A-E)                      | $100 + \frac{1 \times 10^9}{f(XIN)} - 125$     | $30 + \frac{1.2 \times 10^9}{f(XIN)} - 75$     | $12 + \frac{1 \times 10^9}{f(XIN)} - 40$    |
| td(P2A-E)                      | I(ZIIV)                                        |                                                | I(AIN)                                      |
| td(P1A-ALE)                    | $\frac{1 \times 10^9}{f(XIN)} - 45$            | $\frac{1 \times 10^9}{f(XIN)} - 38.5$          | $\frac{1 \times 10^9}{f(XIN)} - 35$         |
| td(P2A-ALE)                    | f(XIN)                                         | f(XIN)                                         |                                             |
| tw(ALE)                        | $\frac{1 \times 10^9}{f(XIN)} - 35$            | $\frac{1 \times 10^9}{f(XIN)} - 27.5$          | $\frac{1 \times 10^9}{f(XIN)} - 18$         |
| td(BHE-E)                      | 100 . 1 X 10 <sup>9</sup>                      |                                                | $20 + \frac{1 \times 10^9}{1000} - 40$      |
| $t_{d(R/W-E)}$                 | $100 + \frac{1 \times 10^9}{f(XIN)} - 125$     | $30 + \frac{1.2 \times 10^9}{f(XIN)} - 75$     | $\frac{20 + \frac{1}{f(XIN)} - 40}{f(XIN)}$ |
| th(E-P0A)                      |                                                | ,                                              |                                             |
| th(E-P1A)                      | 1 X 10 <sup>9</sup>                            | $\frac{1 \times 10^9}{2 \times f(XIN)} - 6.25$ | $\frac{1 \times 10^9}{2 \times f(XIN)} - 2$ |
| th(E-P1Q)                      | $\frac{1 \times 10^9}{2 \times f(XIN)} - 12.5$ | 2 × f(XIN)                                     | 2 × f(XIN) - 2                              |
| th(E-P2Q)                      |                                                |                                                |                                             |
| tpzx(E-P1Z)                    | $\frac{1 \times 10^9}{f(XIN)} - 30$            | $\frac{1 \times 10^9}{f(XIN)} - 26$            | $\frac{1 \times 10^9}{(200)} - 22$          |
| t <sub>pzx(E-P2Z)</sub> (Note) | f(XIN) = 30                                    | f(XIN) - 20                                    | $\frac{1 \times 10^9}{f(XIN)} - 22$         |

Note: For the M37702E2AXXXFP, M37702E2AFS, M37702E4AXXXFP, and M37702E4AFS, refer to section "19.5.4 Bus timing and EPROM mode." For the M37703E2AXXXSP and M37703E4AXXXSP, refer to section "20.6.2 Bus timing and EPROM mode."

#### 15.8 Memory expansion mode and microprocessor mode: with no Wait

Memory expansion mode and microprocessor mode ; With no Wait < Write>



Test conditions (  $\phi$  1,  $\overline{E}$ , P0–P3)

•Vcc = 5 V ± 10%

•Output timing voltage: VoL = 0.8 V, VoH = 2.0 V

: VIL = 0.8 V, VIH = 2.5 V

Data input

Test conditions (P4-P8)

•Vcc = 5 V ± 10%

•Input timing voltage : VIL = 1.0 V, VIH = 4.0 V

•Output timing voltage : VoL = 0.8 V, VoH = 2.0V

# 15.8 Memory expansion mode and microprocessor mode : with no Wait

Memory epxansion mode and microprocessor mode ; With no Wait <Read>



•Vcc = 5 V ± 10%

•Output timing voltage : VoL = 0.8 V, VoH = 2.0 V

•Data input : VIL = 0.8 V, VIH = 2.5 V

•Vcc = 5 V ± 10%

•Input timing voltage : VIL = 1.0 V, VIH = 4.0 V

 $\bullet \textsc{Output}$  timing voltage : VoL = 0.8 V, VoH = 2.0 V

15.9 Memory expansion mode and microprocessor mode: with Wait

#### 15.9 Memory expansion mode and microprocessor mode : with Wait

Timing requirements ( $Vcc = 5 V \pm 10\%$ , Vss = 0 V, Ta = -20 to 85 °C, unless otherwise noted)

|                   | Symbol Parameter                            |      | Limits |      |        |    |
|-------------------|---------------------------------------------|------|--------|------|--------|----|
| Symbol            |                                             |      | 16 MHz |      | 25 MHz |    |
|                   |                                             | Min. | Max.   | Min. | Max.   |    |
| tc                | External clock input cycle time             | 62   |        | 40   |        | ns |
| t <sub>w(H)</sub> | External clock input high-level pulse width | 25   |        | 15   |        | ns |
| tw(L)             | External clock input low-level pulse width  | 25   |        | 15   |        | ns |
| tr                | External clock rise time                    |      | 10     |      | 8      | ns |
| tf                | External clock fall time                    |      | 10     |      | 8      | ns |
| tsu(P1D-E)        | Port P1 input setup time                    | 45   |        | 30   |        | ns |
| tsu(P2D-E)        | Port P2 input setup time                    | 45   |        | 30   |        | ns |
| tsu(P4D-E)        | Port P4 input setup time                    | 100  |        | 60   |        | ns |
| tsu(P5D-E)        | Port P5 input setup time                    | 100  |        | 60   |        | ns |
| tsu(P6D-E)        | Port P6 input setup time                    | 100  |        | 60   |        | ns |
| tsu(P7D-E)        | Port P7 input setup time                    | 100  |        | 60   |        | ns |
| tsu(P8D-E)        | Port P8 input setup time                    | 100  | 7      | 60   |        | ns |
| th(E-P1D)         | Port P1 input hold time                     | 0    |        | 0    |        | ns |
| th(E-P2D)         | Port P2 input hold time                     | 0    |        | 0    |        | ns |
| th(E-P4D)         | Port P4 input hold time                     | 0    |        | 0    |        | ns |
| th(E-P5D)         | Port P5 input hold time                     | 0    |        | 0    |        | ns |
| th(E-P6D)         | Port P6 input hold time                     | 0    |        | 0    |        | ns |
| th(E-P7D)         | Port P7 input hold time                     | 0    |        | 0    |        | ns |
| th(E-P8D)         | Port P8 input hold time                     | 0    |        | 0    |        | ns |

Switching characteristics ( $Vcc = 5 V \pm 10\%$ , Vss = 0 V, Ta = -20 to 85 °C, unless otherwise noted)

|                            |                                                |        | Lin  | nits   |      |      |
|----------------------------|------------------------------------------------|--------|------|--------|------|------|
| Symbol                     | Parameter                                      | 16 MHz |      | 25 MHz |      | Unit |
|                            |                                                | Min.   | Max. | Min.   | Max. |      |
| td(E-P4Q)                  | Port P4 data output delay time                 |        | 100  |        | 80   | ns   |
| td(E-P5Q)                  | Port P5 data output delay time                 |        | 100  |        | 80   | ns   |
| <b>t</b> d(E-P6Q)          | Port P6 data output delay time                 |        | 100  |        | 80   | ns   |
| <b>t</b> d(E-P7Q)          | Port P7 data output delay time                 |        | 100  |        | 80   | ns   |
| td(E-P8Q)                  | Port P8 data output delay time                 |        | 100  |        | 80   | ns   |
| $\mathbf{t}_{d(E-\phi_1)}$ | φ <sub>1</sub> output delay time               | 0      | 20   | 0      | 18   | ns   |
| tw(EL)                     | E low-pulse width                              | 220 *  |      | 130 *  |      | ns   |
| td(P0A-E)                  | Port P0 address output delay time              | 30 *   |      | 12*    |      | ns   |
| td(E-P1Q)                  | Port P1 data output delay time (BYTE = "L")    |        | 70   |        | 45   | ns   |
| tpxz(E-P1Z)                | Port P1 floating start delay time (BYTE = "L") |        | 5    |        | 5    | ns   |
| td(P1A-E)                  | Port P1 address output delay time              | 30 *   |      | 12*    |      | ns   |
| td(P1A-ALE)                | Port P1 address output delay time              | 24 *   |      | 5 *    |      | ns   |
| td(E-P2Q)                  | Port P2 data output delay time                 |        | 70   |        | 45   | ns   |
| tpxz(E-P2Z)                | Port P2 floating start delay time              |        | 5    |        | 5    | ns   |
| <b>t</b> d(P2A-E)          | Port P2 address output delay time              | 30 *   |      | 12*    |      | ns   |
| <b>t</b> d(P2A-ALE)        | Port P2 address output delay time              | 24 *   |      | 5 *    |      | ns   |
| <b>t</b> d(ALE-E)          | ALE output delay time                          | 4      |      | 4      |      | ns   |
| tw(ALE)                    | ALE pulse width                                | 35 *   |      | 22*    |      | ns   |
| <b>t</b> d(BHE-E)          | BHE output delay time                          | 30 *   |      | 20*    |      | ns   |
| td(R/W-E)                  | R/W output delay time                          | 30 *   | ·    | 20*    | _    | ns   |

Note: For test conditions, refer to Figure 15.10.1.

\*: This is the value depending on  $f(X_{IN})$ . For data formula, refer to Table 15.9.1.

#### 15.9 Memory expansion mode and microprocessor mode: with Wait

Switching characteristics ( $Vcc = 5 V \pm 10\%$ , Vss = 0 V, Ta = -20 to 85 °C, unless otherwise noted)

|             |                                                  |             | Limits |      |      |      |
|-------------|--------------------------------------------------|-------------|--------|------|------|------|
| Symbol      | Parameter                                        | 16          | ИНz    | 25 [ | ИНz  | Unit |
|             |                                                  | Min.        | Max.   | Min. | Max. |      |
| th(E-P0A)   | Port P0 address hold time                        | 25*         |        | 18*  |      | ns   |
| th(ALE-P1A) | Port P1 address hold time (BYTE = "L")           | 9           |        | 9    |      | ns   |
| th(E-P1Q)   | Port P1 data hold time (BYTE = "L")              | 25*         |        | 18*  |      | ns   |
| tpzx(E-P1Z) | Port P1 floating release delay time (BYTE = "L") | 36*(Note 1) |        | 18*  |      | ns   |
| th(E-P1A)   | Port P1 address hold time (BYTE = "H")           | 25*         |        | 18*  |      | ns   |
| th(ALE-P2A) | Port P2 address hold time                        | 9           |        | 9    |      | ns   |
| th(E-P2Q)   | Port P2 data hold time                           | 25*         |        | 18*  |      | ns   |
| tpzx(E-P2Z) | Port P2 floating release delay time              | 36*(Note 1) |        | 18*  |      | ns   |
| th(E-BHE)   | BHE hold time                                    | 18          |        | 18   |      | ns   |
| th(E-R/W)   | R/W hold time                                    | 18          |        | 18   |      | ns   |

- Notes 1: For the M37702E2AXXXFP, M37702E2AFS, M37702E4AXXXFP, and M37702E4AFS, refer to section "19.5.4 Bus timing and EPROM mode." For the M37703E2AXXXSP and M37703E4AXXXSP, refer to section "20.6.2 Bus timing and EPROM mode."
  - 2: For test conditions, refer to Figure 15.10.1.
- \*: This is the value depending on f(X<sub>IN</sub>). For data formula, refer to Table 15.9.1.

Table 15.9.1 Bus timing data formula

| Table Toloit Bas         | tilling data formula                           | 8. 4                                           |                                             |
|--------------------------|------------------------------------------------|------------------------------------------------|---------------------------------------------|
| Sign f(X <sub>IN</sub> ) | f(X <sub>IN</sub> ) ≤ 8 MHz                    | 8 MHz < f(X <sub>IN</sub> ) ≤ 16 MHz           | 16 MHz $< f(X_{IN}) \le 25$ MHz             |
| tw(EL)                   |                                                | $\frac{4 \times 10^9}{f(X N)} - 30$            |                                             |
| td(P0A-E)                | 4 × 409                                        | 1.2 × 10 <sup>9</sup>                          | 4 × 400                                     |
| td(P1A-E)                | $100 + \frac{1 \times 10^9}{f(XIN)} - 125$     | $30 + \frac{1.2 \times 10^9}{f(XIN)} - 75$     | $12 + \frac{1 \times 10^9}{f(XIN)} - 40$    |
| td(P2A-E)                | I(AIN)                                         | T(XIIV)                                        | ` '                                         |
| td(P1A-ALE)              | $\frac{1 \times 10^9}{f(XIN)} - 45$            | $\frac{1 \times 10^9}{f(XIN)} - 38.5$          | 1 X 10 <sup>9</sup>                         |
| td(P2A-ALE)              | f(XIN) = 45                                    | f(XIN) = 38.5                                  | $\frac{1 \times 10^9}{f(XIN)} - 35$         |
| tw(ALE)                  | $\frac{1 \times 10^9}{f(XIN)} - 35$            | $\frac{1 \times 10^9}{f(XIN)} - 27.5$          | $\frac{1 \times 10^9}{f(\text{Vist})} - 18$ |
|                          | f(XIN)                                         | f(XIN) - 27.3                                  | I(AIN)                                      |
| td(BHE-E)                | $100 + \frac{1 \times 10^9}{f(XIN)} - 125$     | $30 + \frac{1.2 \times 10^9}{f(XIN)} - 75$     | $20 + \frac{1 \times 10^9}{f(XIN)} - 40$    |
| td(R/W-E)                | 100 + f(XIN) - 125                             | f(XIN) - 75                                    | f(XIN)                                      |
| th(E-P0A)                |                                                |                                                |                                             |
| th(E-P1A)                | $-1 \times 10^9$                               | $\frac{1 \times 10^9}{2 \times f(XIN)} - 6.25$ | $\frac{1 \times 10^9}{2 \times f(XIN)} - 2$ |
| th(E-P1Q)                | $\frac{1 \times 10^9}{2 \times f(XIN)}$ - 12.5 | 2 X f(XIN)                                     | 2 <b>X</b> f(XIN) - 2                       |
| th(E-P2Q)                |                                                |                                                |                                             |
| tpzx(E-P1Z)              | $\frac{1 \times 10^9}{f(XIN)} - 30$            | $\frac{1 \times 10^9}{f(XIN)} - 26$            | $\frac{1 \times 10^9}{40000} - 22$          |
| $t_{pzx(E-P2Z)}$ (Note)  | f(XIN)                                         | f(XIN) = 20                                    | ${f(XIN)} - 22$                             |

Note: For the M37702E2AXXXFP, M37702E2AFS, M37702E4AXXXFP, and M37702E4AFS, refer to section "19.5.4 Bus timing and EPROM mode." For the M37703E2AXXXSP and M37703E4AXXXSP, refer to section "20.6.2 Bus timing and EPROM mode."

15.9 Memory expansion mode and microprocessor mode: with Wait

Memory expansion mode and microprocessor mode; With Wait

<Write>



Test conditions ( \$ 1, E, P0-P3)

•Vcc = 5 V ± 10%

•Output timing voltage :VoL = 0.8 V, VoH = 2.0V

•Data input

 $V_{IL} = 0.8 \text{ V}, \text{ V}_{IH} = 2.5 \text{ V}$ 

Test conditions (P4-P8)

•Vcc = 5V ± 10%

•Input timing voltage : VIL = 1.0 V, VIH = 4.0 V

•Output timing voltage : Vol = 0.8 V, Voh = 2.0 V

#### 15.9 Memory expansion mode and microprocessor mode: with Wait

Memory expansion mode and microprocessor mode ; With Wait <Read>



Test conditions ( \phi 1, \overline{E}, P0-P3)

- Vcc = 5 V ± 10%
- Output timing voltage : Vol = 0.8 V, Voh = 2.0 V

VIL = 0.8 V, VIH = 2.5 V

• Data input

- Test conditions (P4-P8)
- Vcc = 5 V ± 10%
- •Input timing voltage : VIL = 1.0 V, VIH = 4.0 V
- •Output timing voltage : VOL = 0.8 V, VOH = 2.0 V

15.10 Testing circuit for ports P0 to P8,  $\phi$  1, and  $\overline{\mathsf{E}}$ 

### 15.10 Testing circuit for ports P0 to P8, $\phi$ 1, and $\overline{\mathsf{E}}$



Fig. 15.10.1 Testing circuit for ports P0 to P8,  $\phi$  1, and E

15.10 Testing circuit for ports P0 to P8,  $\phi$  1, and  $\overline{\mathsf{E}}$ 

**MEMORANDUM** 



# CHAPTER 16 STANDARD CHARACTERISTICS

16.1 Standard characteristics

# STANDARD CHARACTERISTICS NOUNCEC

#### 16.1 Standard characteristics

#### 16.1 Standard characteristics

The data described below are characteristic examples for M37702M2BXXXFP. The data is not guaranteed value. Refer to "Chapter 15. ELECTRICAL CHARACTERISTICS" for rated value.

#### 16.1.1 Port standard characteristics

#### (1) Programmable I/O port (CMOS output) P channel IoH-VoH characteristics



#### (2) Programmable I/O port (CMOS output) N channel IoL-Vol characteristics

Power source voltage Vc c = 5 V



## STANDARD CHARACTERISTICS

#### 16.1 Standard characteristics

#### 16.1.2 lcc-f(XIN) standard characteristics

(1) Icc-f(XIN) characteristics on operating and at reset

**Measurement condition** (Vcc = 5 V, Ta = 25 °C, f(XIN) : square waveform input, single-chip mode)



#### (2) Icc-f(X<sub>IN</sub>) characteristics during wait

**Measurement condition** (Vcc = 5 V, Ta = 25 °C, f(XIN) : square waveform input, single-chip mode)



#### STANDARD CHARACTERISTICS

#### 16.1 Standard characteristics

#### 16.1.3 A-D converter standard characteristics

The lower lines of the graph indicate the absolute precision errors. These are expressed as the deviation from the ideal value when the output code changes. For example, the change in output code from  $00_{16}$  to  $01_{16}$  should occur at 10 mV, but the measured value is 5 mV. Therefore, the measured point of change is 10 + 5 = 15 mV.

The upper lines of the graph indicate the input voltage width for which the output code is constant. For example, the measured input voltage width for which the output code is  $0F_{16}$  is 22 mV. Therefore, the differential non-linear error is 22 - 20 = 2 mV (0.1LSB).

Measurement condition (Vcc = 5.12 V, XIN = 25 MHz, Temp. = 25°C)



# **EOL** announced



17.1 Memory expansion17.2 Sample program execution rate comparison

#### 17.1 Memory expansion

This chapter describes application. Application shown here is just an example. The user shall modify them according to the actual application and test them.

#### 17.1 Memory expansion

This section shows examples for memory and I/O expansion. Refer to "Chapter 12. CONNECTION WITH EXTERNAL DEVICES" for details about the functions and operation of used pins when expanding a memory or I/O. Refer to "Chapter 15. ELECTRICAL CHARACTERISTICS" for timing requirements of the microcomputer. Refer to "Chapter 18. LOW VOLTAGE VERSION" for timing requirements and application of the low voltage version.

#### 17.1.1 Memory expansion model

Memory expansion to the external is possible in the memory expansion mode or the microprocessor mode. The level of the external data bus width select signal makes it possible to select the four memory expansion models shown in Table 17.1.1.

#### (1) Minimum model

This is an expansion model of which external data bus width is 8 bits and accessible area is expanded up to 64 Kbytes. It is unnecessary to connect the address latch externally. This is an expansion model having the cost priority which is suited for connecting the memory of which external data bus width is 8 bits.

#### (2) Medium model A

This is an expansion model of which external data bus width is 8 bits and accessible area is expanded up to 16 Mbytes. In this expansion model, the high-order 8 bits of the external address bus  $(A_{23} \text{ to } A_{16})$  are multiplexed with the external data bus. Accordingly, an n-bit  $(n \le 8)$  address latch is required for latching addresses  $(n \text{ bits of } A_{23} \text{ to } A_{16})$ .

#### (3) Medium model B

This is an expansion model of which external data bus width is 16 bits and accessible area is expanded up to 64 Kbytes. This expansion model is used when having the speed performance priority. In this expansion model, the middle-order 8 bits of the external address bus (A<sub>15</sub> to A<sub>8</sub>) are multiplexed with the external data bus. Accordingly, an 8-bit address latch is required for latching address (A<sub>15</sub> to A<sub>8</sub>).

#### (4) Maximum model

This is an expansion model of which external data bus width is 16 bits and accessible area is expanded up to 16 Mbytes. In this expansion model, the high- and middle-order 16 bits of the external address bus ( $A_{23}$  to  $A_8$ ) are multiplexed with the external data bus. Accordingly, an 8-bit address latch for latching  $A_{15}$  to  $A_8$  and an n-bit ( $n \le 8$ ) address latch for latching n bits of  $A_{23}$  to  $A_{16}$  are required.

Table 17.1.1 Memory expansion model



Notes 1: Refer to "Chapter 12. CONNECTION WITH EXTERNAL DEVICES" about the functions and operation of used pins when expanding a memory. Refer to "Chapter 15. ELECTRICAL CHARACTERISTICS" for timing requirements.

<sup>2:</sup> Because the address bus width is used as maximum 24 bits when expanding a memory, strengthen the M37702's Vss line. (Refer to "Appendix 5. Countermeasures against noise.")

#### 17.1 Memory expansion

#### 17.1.2 How to calculate timing

When expanding a memory, use a memory of which standard specifications satisfy the address access time and the data setup time for write. The following describes how to calculate each timing.

#### ① External memory's address access time; ta(AD)

 $t_{a(AD)} = t_{d(POA/P1A/P2A-E)} + t_{w(EL)} - t_{su(P2D/P1D-E)} - (address\ decode\ time^{*1} + address\ latch\ delay\ time^{*2})$ 

 $t_{d(P0A/P1A/P2A-E)}$ :  $t_{d(P0A-E)}$ ,  $t_{d(P1A-E)}$ , or  $t_{d(P2A-E)}$ 

 $t_{su(P2D/P1D-E)}$ :  $t_{su(P2D-E)}$  or  $t_{su(P1D-E)}$ 

Address decode time\*1: Time required for the chip select signal to be enabled after decoding address Address latch delay time\*2: Delay time required when latching address (Unnecessary in minimum model)

#### 2 External memory's data setup time for write; tsu(D)

 $t_{\text{SU}(D)} = t_{\text{W}(EL)} - t_{\text{d}(E-P2Q/P1Q)}$   $t_{\text{d}(E-P2Q/P1Q)} \text{: } t_{\text{d}(E-P2Q)} \text{ or } t_{\text{d}(E-P1Q)}$ 

Table 17.1.2 lists the calculation formulas for each parameter; Table 17.1.3 lists the data of each parameter; Figure 17.1.1 shows the bus timing diagrams.

Figures 17.1.2 and 17.1.4 show the relationship between  $t_{a(A-D)}$  and  $f(X_{IN})$ ; Figures 17.1.3 and 17.1.5 show the relationship between  $t_{su(D)}$  and  $f(X_{IN})$ .

Table 17.1.2 Calculation formulas for each parameter (unit: ns)

| Table 11112 Galleanan Iolinaide Iol Galla Ballanette (allante) |                                        |                                            |                                        |                                        |                                        |                                        |  |
|----------------------------------------------------------------|----------------------------------------|--------------------------------------------|----------------------------------------|----------------------------------------|----------------------------------------|----------------------------------------|--|
| f(X <sub>IN</sub> )                                            | f(X <sub>IN</sub> ) ≤                  | 8 MHz                                      | 8 MHz < f(X                            | ın) ≤ 16 MHz                           | 16 MHz < f()                           | (IN) ≤ 25 MHz                          |  |
| Parameter                                                      | No Wait                                | Wait                                       | No Wait                                | Wait                                   | No Wait                                | Wait                                   |  |
| td(P0A—E)                                                      | 1 X                                    | 10 <sup>9</sup>                            | 12                                     | < 10 <sup>9</sup>                      | 1 🗸                                    | 109                                    |  |
| $t_{\text{d(P1AE)}}$                                           | $100 + \frac{100}{f(X)}$               | 10 <sup>9</sup> – 125                      | $30 + \frac{1.2}{f(X)}$                | <del> / :</del>                        | $12 + \frac{1 X}{f(X)}$                | $\frac{10^{4}}{10^{1}} - 40$           |  |
| td(P2A—E)                                                      | ,                                      | ,                                          | 1(2                                    |                                        | 1(X                                    | in)                                    |  |
| $t_{w(EL)}$                                                    | 2 × 109                                | 4 1 4 4 0 0                                | 0 × 409                                | 1 × 109                                | 0 1/ 400                               | 4 × 109                                |  |
|                                                                | $\frac{2 \times 10^9}{f(X_{IN})} - 30$ | $\frac{4 \times 10^9}{4 \times 10^9} = 30$ | $\frac{2 \times 10^9}{f(X_{IN})} - 30$ | $\frac{4 \times 10^9}{f(X_{IN})} - 30$ | $\frac{2 \times 10^9}{f(X_{IN})} - 30$ | $\frac{4 \times 10^9}{f(X_{IN})} - 30$ |  |
|                                                                | I (XIN)                                | f(X <sub>IN</sub> )                        | I(XIN)                                 | I (XIN)                                | I(\(\times\)                           | I(XIII)                                |  |

Table 17.1.3 Data of each parameter (unit: ns)

| Type Parameter | 16 MHz version | 25 MHz version |
|----------------|----------------|----------------|
| tsu(P1D—E)     | 45             | 30             |
| tsu(P2D—E)     | 45             | 30             |
| td(E—P1Q)      | 70             | 45             |
| td(E-P2Q)      | 70             | +5             |



Fig. 17.1.1 Bus timing diagrams



Fig. 17.1.2 Relationship between ta(AD) and f(XIN) (16 MHz version)



Fig. 17.1.3 Relationship between t<sub>su(D)</sub> and f(X<sub>IN</sub>) (16 MHz version)



Fig. 17.1.4 Relationship between ta(AD) and f(XIN) (25 MHz version)



Fig. 17.1.5 Relationship between t<sub>su(D)</sub> and f(X<sub>IN</sub>) (25 MHz version)

#### 17.1 Memory expansion

#### 17.1.3 Points in memory expansion

#### (1) Reading data

Figure 17.1.6 shows the timing at which data is read from an external memory.

When reading data, the external data bus is placed in a floating state, and data is read from the external memory. This floating state is maintained from  $t_{pxz(E-P1Z/P2)}$  after the falling edge of the  $\overline{E}$  signal till  $t_{pzx(E-P1Z/P2Z)}$  after the rising edge of the  $\overline{E}$  signal. Table 17.1.4 lists the values of  $t_{pxz(E-P1Z/P2Z)}$  and the formulas to calculate  $t_{pzx(E-P1Z/P2Z)}$ .

Consider timing during data read to avoid collision between the data being read—in and the preceding or following address output because the external data bus is multiplexed with the external address bus. (Refer to "(3) Precautions on memory expansion.")



Fig. 17.1.6 Timing at which data is read from an external memory

Table 17.1.4 Values of tpxz(E-P1Z/P2Z) and formulas to calculate tpzx(E-P1Z/P2Z) (unit: ns)

| f(X <sub>IN</sub> ) Parameter                                 | $f(X_{IN}) \le 8 MHz$                  | $8 \text{ MHz} < f(X_{IN}) \le 16 \text{ MHz}$ | $16 \text{ MHz} < f(X_{IN}) \le 25 \text{ MHz}$ |
|---------------------------------------------------------------|----------------------------------------|------------------------------------------------|-------------------------------------------------|
| $t_{\text{pxz}(\text{E-P1Z})}$ $t_{\text{pxz}(\text{E-P2Z})}$ | 5                                      | 5                                              | 5                                               |
| t <sub>pzx(E-P1Z)</sub> t <sub>pzx(E-P2Z)</sub> (Note)        | $\frac{1 \times 10^9}{f(X_{IN})} - 30$ | $\frac{1 \times 10^9}{f(X_{IN})} - 26$         | $\frac{1 \times 10^9}{f(X_{IN})}$ - 22          |

Note: In the M37702E2AXXXFP, the M37702E2AFS, the M37702E4AXXXFP, the M37702E4AFS, the M37703E2AXXXSP, and the M37703E4AXXXSP, refer to section "19.5.4 Bus timing and EPROM mode"



#### 17.1 Memory expansion

#### (2) Writing data

Figure 17.1.7 shows the timing at which data is written to an external memory.

When writing data, the output data starts after  $t_{d(E-P1Q/P2Q)}$  passes from falling of the E signal. Its validated data is output continuously until  $t_{h(E-P1Q/P2Q)}$  passes from rising of the E signal.

Table 17.1.5 lists the calculation formulas of  $t_{h(E-P1Q/P2Q)}$ . Table 17.1.6 lists the constants of  $t_{d(E-P1Q/P2Q)}$ . Data output at writing data must satisfy the data set up time,  $t_{su(D)}$ , and the data hold time,  $t_{h(D)}$ , for write to an external memory.



Fig. 17.1.7 Timing at which data is written to an external memory

Table 17.1.5 Calculation formulas of th(E-P1Q/P2Q) (unit: ns)

| f(X <sub>IN</sub> ) Parameter | f(X <sub>IN</sub> ) ≤ 8 MHz                    | 8 MHz < f(X <sub>IN</sub> ) ≤ 16 MHz           | 16 MHz < f(X <sub>IN</sub> ) ≤ 25 MHz       |
|-------------------------------|------------------------------------------------|------------------------------------------------|---------------------------------------------|
| th(E—P1Q) th(E—P2Q)           | $\frac{1 \times 10^9}{2 \times f(XIN)} - 12.5$ | $\frac{1 \times 10^9}{2 \times f(XIN)}$ - 6.25 | $\frac{1 \times 10^9}{2 \times f(XIN)} - 2$ |

Table 17.1.6 Constants of td(E-P1Q/P2Q) (unit: ns)

| Microcomputer type Parameter | 16 MHz version | 25 MHz version |
|------------------------------|----------------|----------------|
| td(E—P1Q) td(E—P2Q)          | 70             | 45             |

#### 17.1 Memory expansion

#### (3) Precautions on memory expansion

As described in ① to ③ below, if specifications of the external memory do not match those of the M37702, some considerations must be incorporated into circuit design as in the following cases:

- ① When using an external memory that requires a long access time, ta(AD)
- ② When using an external memory that outputs data within  $t_{pxz(E-P1Z/P2Z)}$  after the falling edge of the  $\overline{E}$  signal
- @ When using an external memory that outputs data for more than  $t_{pzx(E-P1Z/P2Z)}$  after the rising edge of the  $\overline{E}$  signal

#### 

If the M37702's  $t_{\text{su}(P1D/P2D-E)}$  cannot be satisfied because the external memory requires a long access time,  $t_{\text{a}(AD)}$ , examine the method described below.

- Lower f(X<sub>IN</sub>).
- Select software Wait. (Refer to section "12.2 Software Wait.")
- Use Ready function. (Refer to section "12.3 Ready function.")

Figure 17.1.8 shows an example of a Ready signal generating circuit (no Wait). Figure 17.1.9 shows an example of a Ready signal generating circuit (with Wait).

Ready function is valid for the internal areas, so that the circuits in Figures 17.1.8 and 17.1.9 use the chip select signal (CS<sub>2</sub>) to specify the area where Ready function is valid.



Fig. 17.1.8 Example of Ready signal generating circuit (no Wait)



Fig. 17.1.9 Example of Ready signal generating circuit (Wait)

#### 17.1 Memory expansion

② When using external memory that outputs data within tpxz(E-P1Z/P2Z) after falling edge of E signal Because the external memory outputs data within tpxz(E-P1Z/P2Z) after the falling edge of the E signal, there will be a possibility of the tail of address colliding with the head of data. In this case, generate the memory read signal (OE) by delaying only the leading edge of the fall of the E. (Refer to Figure 17.1.10.)



Fig. 17.1.10 Example of causing to delay data output timing

#### 17.1 Memory expansion

## When using external memory that outputs data for more than t<sub>pzx(E-P1Z/P2Z)</sub> after rising edge of E signal

Because the external memory outputs data for more than  $t_{pzx(E-P1Z/P2Z)}$  after the rising edge of the  $\overline{E}$  signal, there will be a possibility of the tail of data colliding with the head of address. In this case, examine the method described below.

- Cut the tail of data output from the external memory by using a bus buffer and others.
- Use the Mitsubishi's memories that can be connected without a bus buffer.

Figures 17.1.11 to 17.1.14 show examples for how to use a bus buffer and the timing diagrams. Table 17.1.7 lists the memories that can be connected without a bus buffer. These memories do not require a bus buffer because timing parameters  $t_{DF}$  and  $t_{dis(OE)}$  listed below are guaranteed. (However, the read signal must go high within 10 ns after the rising edge of  $\overline{E}$  signal.)

Table 17.1.7 Memories that can be connected without bus buffer

| Memory        | Type description                         | t <sub>DF</sub> /t <sub>dis(OE)</sub> (Maximum) | Conditions                      |
|---------------|------------------------------------------|-------------------------------------------------|---------------------------------|
| EPROM         | M5M27C256AK-85, -10, -12, -15            | 15 ns                                           | $f(X_{IN}) \leq 20 \text{ MHz}$ |
|               | M5M27C512AK-10, -12, -15                 | (Guaranteed by kit) (Note)                      |                                 |
|               | M5M27C100K-1215                          |                                                 |                                 |
|               | M5M27C101K-12, -15                       |                                                 |                                 |
|               | M5M27C102K-12, -15                       |                                                 |                                 |
|               | M5M27C201K, JK-10, -12, -15              |                                                 |                                 |
|               | M5M27C202K, JK-10, -12, -15              |                                                 |                                 |
| One-time PROM | M5M27C256AP, FP, VP, RV-12, -15          |                                                 |                                 |
|               | M5M27C512AP, FP-15                       |                                                 |                                 |
|               | M5M27C100P-15                            |                                                 |                                 |
|               | M5M27C101P, FP, J, VP, RV-15             |                                                 |                                 |
|               | M5M27C102P, FP, J, VP, RV-15             |                                                 |                                 |
|               | M5M27C201P, FP, J, VP, RV-12, -15        |                                                 |                                 |
|               | M5M27C202P, FP, J, VP, RV-12, -15        |                                                 |                                 |
| Frash memory  | M5M28F101P, FP, J, VP, RV-10, -12, -15   |                                                 |                                 |
|               | M5M28F102FP, J, VP, RV-10, -12, -15      |                                                 |                                 |
| SRAM          | M5M5256CP, FP, KP, VP, RV-55LL, -55XL,   |                                                 |                                 |
|               | -70LL, -70XL, -85LL, -85XL, -10LL, -10XL | 8 ns                                            |                                 |
|               | M5M5278CP, FP, J-20, -20L                | 10 ns                                           | f(X <sub>IN</sub> ) ≤ 25 MHz    |
|               | M5M5278CP, FP, J-25, -25L                | 6 ns                                            |                                 |
|               | M5M5278DP, J-12                          | 7 ns                                            |                                 |
|               | M5M5278DP, FP, J-15, -15L                | 8 ns                                            |                                 |
|               | M5M5278DP, FP, J-20, -20L                |                                                 |                                 |

**Note:** When the user needs a specification of the memories listed above, add the comment "tdf/tdis(OE) 15 ns product, microcomputer and kit."



Fig. 17.1.11 Example for using bus buffer (1)



Fig. 17.1.12 Timing chart for sample circuit using bus buffers (1)



Fig. 17.1.13 Example for using bus buffer (connecting with memory requiring a long hold time for write)



Fig. 17.1.14 Timing chart for sample circuit using bus buffers (2)

#### 17.1 Memory expansion

#### 17.1.4 Example of memory expansion

#### (1) Example of SRAM expansion (minimum model)

Figure 17.1.15 shows a memory expansion example (minimum model) using a 32-Kbyte SRAM in the memory expansion mode. Figure 17.1.16 shows the timing chart for this example.



Fig. 17.1.15 Example of SRAM expansion (minimum model)



Fig. 17.1.16 Timing chart for SRAM expansion example (minimum model)

#### 17.1 Memory expansion

#### (2) Example of ROM expansion (maximum model)

Figure 17.1.17 shows a memory expansion example (maximum model) using a 2-Mbits ROM in the microprocessor mode. Figure 17.1.18 shows the timing chart for this example.



Fig. 17.1.17 Example of ROM expansion (maximum model)



Fig. 17.1.18 Timing chart for ROM expansion example (maximum model)

#### 17.1 Memory expansion

#### (3) Example of ROM and SRAM expansion (maximum model)

Figure 17.1.19 shows a memory expansion example (maximum model) using two 32-Kbyte ROM and two 32-Kbyte SRAM in the microprocessor mode. Figure 17.1.20 shows the timing diagram for this example.



Fig. 17.1.19 Example of ROM and SRAM expansion (maximum model)



Fig. 17.1.20 Timing diagram for ROM and SRAM expansion example (maximum model)

#### 17.1 Memory expansion

#### 17.1.5 Example of I/O expansion

#### (1) Example of port expansion circuit using M66010FP

Figure 17.1.21 shows an example of a port expansion circuit using the M60010FP. Use 1.923 MHz or less frequency for Serial I/O transfer clock.

Serial I/O control in this expansion example is described below.

In this example, 8-bit data transmission/reception is performed 3 times by using UART0 and 24-bit port expansion is realized. Setting of UART0 is described below.

- Clock synchronous serial I/O mode; Transmission/Reception enable state
- Selected internal clock. Transfer clock frequency of 1.5625 MHz.
- LSB first

The control procedure is described below.

- ① Output "L" level from port P45. (Expansion I/O ports of M66010FP become floating state by this signal.)
- 2 Output "H" level from port P45.
- 3 Output "L" level from port P44.
- 4 Transmit/Receive 24-bit data by using UART0.
- ⑤ Output "H" level from port P44.

Figure 17.1.22 shows serial transfer timing between M37702 and M66010FP.



Fig. 17.1.21 Example of port expansion circuit using M60010FP

#### 17.1 Memory expansion



Fig. 17.1.22 Serial transfer timing between M37702 and M66010FP



#### 17.2 Sample program execution rate comparison

#### 17.2 Sample program execution rate comparison

Sample program execution rates are compared in this paragraph.

The execution time ratio depends on the program or the usage conditions.

#### 17.2.1 Difference depending on data bus width and software Wait

Internal areas are always accessed at 16-bit data bus width and without software Wait. In the external areas, the external data bus width and software Wait are selectable. Table 17.2.1 lists the sample program (refer to Figure 17.2.1) execution time ratio depending on these selection and used memory areas.

Table 17.2.1 Sample program execution time ratio (external data bus width and software Wait)

| Memory area |                    | External data bus | Software Wait | Sample program execution time ratio |          |  |
|-------------|--------------------|-------------------|---------------|-------------------------------------|----------|--|
| RAM         | ROM                | width (bit)       | Contware want | Sample A                            | Sample B |  |
| Internal    | Internal           | (16)              | (Nothing)     | 1.00                                | 1.00     |  |
|             |                    | 40                | Nothing       | 1.00                                | 1.00     |  |
| Internal    | External           | 16                | Inserted      | 1.17                                | 1.10     |  |
|             |                    | 8                 | Nothing       | 1.19                                | 1.08     |  |
|             |                    |                   | Inserted      | 1.67                                | 1.46     |  |
|             |                    | 40                | Nothing       | 1.00                                | 1.00     |  |
| <b>–</b> () |                    | 16                | Inserted      | 1.25                                | 1.17     |  |
| External    | External           | •                 | Nothing       | 1.19                                | 1.13     |  |
|             |                    | 8                 | Inserted      | 1.78                                | 1.65     |  |
| Calculati   | Calculation value* |                   |               | 0.92                                | 0.90     |  |

Calculation value\*: The value is calculated from the shortest execution cycle number of each instruction described in the software manual.

## **APPLICATION**

## 17.2 Sample program execution rate comparison

| Samp           | le A                                    | ]        |                | Samp         | le B            | ī] |  |  |
|----------------|-----------------------------------------|----------|----------------|--------------|-----------------|----|--|--|
| SEP            | M,X                                     |          |                | SEP          | X               |    |  |  |
| LDA.B          | A,#0                                    |          |                | CLM          |                 |    |  |  |
| STA            | A,DEST+64                               |          |                | .DATA        | 16              |    |  |  |
| STA            | A,DEST+65                               |          |                | .INDEX       | 8               |    |  |  |
| STA            | A,DEST+66                               |          |                | LDY          | #69             |    |  |  |
| LDX.B          | #63                                     |          | LOOP0          | :LDX         | #69             |    |  |  |
| ITALIC:LDA     | A,SOUR,X                                |          | LOOP1          | :ASL         | SOUR,X          |    |  |  |
| TAY            |                                         |          |                | SEM          |                 |    |  |  |
| AND.B          | A,#00000011B                            |          |                | .DATA        | 8               |    |  |  |
| STA            | A,DEST,X                                |          |                | ROL          | SOUR+2,X        |    |  |  |
| TYA            |                                         |          |                | ROL          | В               |    |  |  |
| AND.B          | A,#00001100B                            |          |                | CLM          |                 |    |  |  |
| ORA            | A,DEST+1,X                              |          |                | .DATA        | 16              |    |  |  |
| STA            | A,DEST+1,X                              |          |                | ROR          | A               |    |  |  |
| TYA            |                                         |          |                | DEX          |                 |    |  |  |
| AND.B          | A,#00110000B                            |          |                | DEX          |                 |    |  |  |
| ORA            | A,DEST+2,X                              |          |                | DEX          | - 0.0-1         |    |  |  |
| STA            | A,DEST+2,X                              |          |                | BNE          | LOOP1           |    |  |  |
| TYA            | 7 H11000000                             |          | - C            | STA          | A,DEST,Y        |    |  |  |
| AND.B          | A,#11000000B                            |          |                | SEM          | 8               |    |  |  |
| ORA            | A,DEST+3,X                              |          |                | .DATA<br>STA | o<br>B,DEST+2,Y |    |  |  |
| STA<br>DEX     | A,DEST+3,X                              |          |                | CLM          | B,DESITZ,I      |    |  |  |
| BPL            | ITALIC                                  | 40       |                | .DATA        | 16              |    |  |  |
|                | ITALLO                                  |          |                | DEY          | 10              |    |  |  |
|                |                                         |          |                | DEY          |                 |    |  |  |
|                |                                         |          |                | DEY          |                 |    |  |  |
|                | BNE LOOPO                               |          |                |              |                 |    |  |  |
|                | DIVE ECOP 0                             |          |                |              |                 |    |  |  |
| ❖ SOUR, DEST : | Work area                               |          |                |              |                 |    |  |  |
| . 555, 5261 1  | (Direct page area : Acc                 | ess this | area at the fo | ollowing mod | e.)             |    |  |  |
|                | <ul> <li>Direct addressing m</li> </ul> | ode      |                | J            | •               |    |  |  |
|                | Direct Indexed X ad                     |          |                |              |                 |    |  |  |
|                | •Absolute Indexed Y                     | address  | sing mode      |              |                 |    |  |  |

Fig. 17.2.1 Sample program list

#### 17.2.2 Comparison software Wait ( $f(X_{IN}) = 20 \text{ MHz}$ ) with software Wait + Ready ( $f(X_{IN}) = 25 \text{ MHz}$ )

The following condiitons ① and ② are compared. Refer to Figure 17.2.1 about executed sample program. The execution time ratio depends on the program or the usage conditions.

Condition  $\oplus$  : When selecting software Wait and  $f(X_{IN})$  = 20 MHz

Condition ②: When selecting software Wait and  $f(X_{IN}) = 25$  MHz and inserting a Wait which is 1 cycle of  $\phi$  (inserting total Wait of 2 cycles of  $\phi$ ).

**Table 17.2.2 Comparison condition** 

| Item                    | Condition ①               | Condition @                        |
|-------------------------|---------------------------|------------------------------------|
| Processor mode          | Microprocessor mode       | Microprocessor mode                |
| f(X <sub>IN</sub> )     | 20 MHz                    | 25 MHz                             |
| External data bus width | 16 bits                   | 16 bits                            |
| Software Wait           | Inserted                  | Inserted                           |
| Ready                   | Invalid                   | Valid only to external EPROM areas |
| Program area            | External EPROM            | External EPROM                     |
| Work area               | Internal or External SRAM | Internal or External SRAM          |



Fig. 17.2.2 Memory allocation at execution rate comparison

## **APPLICATION**

## 17.2 Sample program execution rate comparison

Figure 17.2.3 shows that there is almost no difference between conditions ① and ② about the execution time.

The bus buffers become unnecessary by using the specific memory. (See Table 17.1.7.) Consequently, the case selecting  $f(X_{IN}) = 20$  MHz and inserting software Wait is superior in the cost performance.



Fig. 17.2.3 Execution time ratio



## CHAPTER 18

# LOW VOLTAGE VERSION

- 18.1 Performance overview
- 18.2 Pin configuration
- 18.3 Functional description
- 18.4 Electrical characteristics
- 18.5 Standard characteristics
- 18.6 Application

The low voltage version has the following characteristics:

- Low power source voltage (2.7 to 5.5 V)
- Wide operating temperature range (-40 to 85 °C)

The low voltage version is suitable to control equipment which is required to process a large amount of data with a low power dissipation, for example portable equipment which is driven by a battery and OA equipment.

Differences between the M37702M2LXXXGP and the M37702M2BXXXFP are mainly described below. For the EPROM mode of the PROM version, refer to "Chapter 19. PROM VERSION."



18.1 Performance overview

#### 18.1 Performance overview

Table 18.1.1 shows the performance overview of the M37702M2LXXXGP.

Table 18.1.1 M37702M2LXXXGP performance overview

| Parame                         | eters                          | Functions                                                              |  |  |
|--------------------------------|--------------------------------|------------------------------------------------------------------------|--|--|
| Number of basic instructions   |                                | 103                                                                    |  |  |
| Instruction execution time     |                                | 500 ns (the minimum instruction at $f(X_{IN}) = 8 \text{ MHz}$ )       |  |  |
| External clock input frequency | y f(X <sub>IN</sub> )          | 8 MHz (maximum)                                                        |  |  |
| Memory size                    | ROM                            | 16384 bytes                                                            |  |  |
|                                | RAM                            | 512 bytes                                                              |  |  |
| Programmable Input/Output      | P0-P2, P4-P8                   | 8 bits X 8                                                             |  |  |
| ports                          | P3                             | 4 bits X 1                                                             |  |  |
| Multifunction timers           | TA0-TA4                        | 16 bits X 5                                                            |  |  |
|                                | TB0-TB2                        | 16 bits X 3                                                            |  |  |
| Serial I/O                     | UARTO, UART1                   | (UART or clock synchronous serial I/O) X 2                             |  |  |
| A-D converter                  |                                | 8-bit successive approximation method X 1 (8 channels)                 |  |  |
| Watchdog timer                 |                                | 12 bits X 1                                                            |  |  |
| Interrupts                     |                                | 3 external, 16 internal (priority levels 0 to 7 can                    |  |  |
|                                |                                | be set for each interrupt with software)                               |  |  |
| Clock generating circuit       |                                | Built-in (externally connected to a ceramic                            |  |  |
|                                |                                | resonator or a quartz-crystal oscillator)                              |  |  |
| Supply voltage                 |                                | 2.7 – 5.5 V                                                            |  |  |
| Power dissipation              |                                | 12 mW (at supply voltage = 3 V, f(X <sub>IN</sub> ) = 8 MHz frequency) |  |  |
|                                |                                | 30 mW (at supply voltage = 5 V, $f(X_{IN})$ = 8 MHz frequency)         |  |  |
| Port Input/Output              | Input/Output withstand voltage | 5 V                                                                    |  |  |
| characteristics                | Output current                 | 5 mA                                                                   |  |  |
| Memory expansion               |                                | Maximum 16 Mbytes                                                      |  |  |
| Operating temperature range    |                                | -40°C to 85°C                                                          |  |  |
| Device structure               |                                | CMOS high-performance silicon gate process                             |  |  |
| Package                        |                                | 80-pin plastic molded QFP                                              |  |  |

**Note:** Low voltage versions except the M37702M2LXXXGP are the same except for the package type, memory type, and memory size.

#### 18.2 Pin configuration

#### 18.2 Pin configuration

Figure 18.2.1 shows the M37702M2LXXXGP and the M37702M2LXXXHP pin configuration. Figure 18.2.2 shows the M37702M4LXXXFP pin configuration.



Fig. 18.2.1 M37702M2LXXXGP and M37702M2LXXXHP pin configuration (top view)

18.2 Pin configuration



Fig. 18.2.2 M37702M4LXXXFP pin configuration (top view)

#### 18.3 Functional description

#### 18.3 Functional description

The M37702M2LXXXGP has the same functions as the M37702M2BXXXFP except for the power-on reset conditions. Power-on reset conditions are described below.

For the other functions, refer to chapters "2. CENTRAL PROCESSING UNIT" to "14. CLOCK GENERATING CIRCUIT."



#### 18.3 Functional description

#### 18.3.1 Power-on reset conditions

Figure 18.3.1 shows the power-on reset conditions and Figure 18.3.2 shows an example of power-on reset circuit. For details of reset, refer to "Chapter 13. RESET."



Fig. 18.3.1 Power-on reset conditions



Fig. 18.3.2 Example of power-on reset circuit

#### 18.4 Electrical characteristics

#### 18.4 Electrical characteristics

The electrical characteristics of M37702M2LXXXGP and M37702M2LXXXHP is described below. For the latest data, inquire of addresses described last ("CONTACT ADDRESSES FOR FURTHER INFORMATION").

#### 18.4.1 Absolute maximum ratings

#### **Absolute maximum ratings**

| Symbol           | Para                               | meter                   | Conditions | Ratings         | Unit    |
|------------------|------------------------------------|-------------------------|------------|-----------------|---------|
| Vcc              | Power source voltage               |                         |            | -0.3 to 7       | V       |
| AVcc             | Analog power source vol            | tage                    |            | -0.3 to 7       | V       |
| Vı               | Input voltage RESET,               | CNVss, BYTE             |            | -0.3 to 12      | V       |
| Vı               | Input voltage P00-P07,             | P10-P17, P20-P27,       |            |                 |         |
|                  | P3 <sub>0</sub> -P3 <sub>3</sub> , | P40-P47, P50-P57,       |            |                 |         |
|                  | P60-P67,                           | P70-P77, P80-P87, VREF, |            | -0.3 to Vcc+0.3 | V       |
|                  | Xin                                |                         |            |                 |         |
| Vo               | Output voltage P00-P07,            | P10-P17, P20-P27,       |            |                 |         |
|                  | P3 <sub>0</sub> -P3 <sub>3</sub> , | P40-P47, P50-P57,       |            | -0.3 to Vcc+0.3 | V       |
|                  | P60-P67,                           | P70-P77, P80-P87, XOUT, |            |                 | •       |
|                  | Ē                                  |                         |            |                 |         |
| Pd               | Power dissipation                  | M37702M2LXXXGP          | Ta = 25 °C | 300             | \ \ \ / |
|                  |                                    | M37702M2LXXXHP          | Ta = 25 °C | 200             | mW      |
| Topr             | Operating temperature              |                         |            | -40 to 85       | °C      |
| T <sub>stg</sub> | Storage temperature                |                         |            | -65 to 150      | °C      |



#### 18.4 Electrical characteristics

#### 18.4.2 Recommended operating conditions

**Recommended operating conditions** (Vcc = 2.7 - 5.5 V, Ta = -40 to 85 °C, unless otherwise noted)

| Cymahal   | Doromotor                         |                                                                                                                                                                                                                                                                                                                                  | Min.   | Unit |         |     |
|-----------|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------|---------|-----|
| Symbol    | Parameter                         |                                                                                                                                                                                                                                                                                                                                  |        | Тур. | Max.    |     |
| Vcc       | Power source voltage              |                                                                                                                                                                                                                                                                                                                                  | 2.7    |      | 5.5     | V   |
| AVcc      | Analog power source voltage       |                                                                                                                                                                                                                                                                                                                                  |        | Vcc  |         | V   |
| Vss       | Power source voltage              |                                                                                                                                                                                                                                                                                                                                  |        | 0    |         | V   |
| AVss      | Analog power source voltage       |                                                                                                                                                                                                                                                                                                                                  |        | 0    |         | V   |
| VIH       | High-level input voltage          | P0 <sub>0</sub> –P0 <sub>7</sub> , P3 <sub>0</sub> –P3 <sub>3</sub> , P4 <sub>0</sub> –P4 <sub>7</sub> ,<br>P5 <sub>0</sub> –P5 <sub>7</sub> , P6 <sub>0</sub> –P6 <sub>7</sub> , P7 <sub>0</sub> –P7 <sub>7</sub> ,<br>P8 <sub>0</sub> –P8 <sub>7</sub> , X <sub>IN</sub> , RESET, CNVss,<br>BYTE                               | 0.8Vcc |      | Vcc     | V   |
| VIH       | High-level input voltage          | P1 <sub>0</sub> –P1 <sub>7</sub> , P2 <sub>0</sub> –P2 <sub>7</sub><br>(in single-chip mode)                                                                                                                                                                                                                                     | 0.8Vcc |      | Vcc     | V   |
| VIH       | High-level input voltage          | P1 <sub>0</sub> –P1 <sub>7</sub> , P2 <sub>0</sub> –P2 <sub>7</sub><br>(in memory expansion mode and microprocessor mode)                                                                                                                                                                                                        | 0.5Vcc |      | Vcc     | V   |
| VIL       | Low-level input voltage           | P0 <sub>0</sub> –P0 <sub>7</sub> , P3 <sub>0</sub> –P3 <sub>3</sub> , P4 <sub>0</sub> –P4 <sub>7</sub> ,<br>P5 <sub>0</sub> –P5 <sub>7</sub> , P6 <sub>0</sub> –P6 <sub>7</sub> , P7 <sub>0</sub> –P7 <sub>7</sub> ,<br>P8 <sub>0</sub> –P8 <sub>7</sub> , X <sub>IN</sub> , RESET, CNVss,<br>BYTE                               | 0      |      | 0.2Vcc  | V   |
| VIL       | Low-level input voltage           | P1 <sub>0</sub> –P1 <sub>7</sub> , P2 <sub>0</sub> –P2 <sub>7</sub><br>(in single-chip mode)                                                                                                                                                                                                                                     | 0      |      | 0.2Vcc  | V   |
| VIL       | Low-level input voltage           | P1 <sub>0</sub> –P1 <sub>7</sub> , P2 <sub>0</sub> –P2 <sub>7</sub><br>(in memory expansion mode and microprocessor mode)                                                                                                                                                                                                        | 0      |      | 0.16Vcc | V   |
| OH (peak) | High-level peak output current    | P0 <sub>0</sub> –P0 <sub>7</sub> , P1 <sub>0</sub> –P1 <sub>7</sub> , P2 <sub>0</sub> –P2 <sub>7</sub> ,<br>P3 <sub>0</sub> –P3 <sub>3</sub> , P4 <sub>0</sub> –P4 <sub>7</sub> , P5 <sub>0</sub> –P5 <sub>7</sub> ,<br>P6 <sub>0</sub> –P6 <sub>7</sub> , P7 <sub>0</sub> –P7 <sub>7</sub> , P8 <sub>0</sub> –P8 <sub>7</sub>   |        |      | -10     | mA  |
| OH (avg)  | High-level average output current | † P0 <sub>0</sub> –P0 <sub>7</sub> , P1 <sub>0</sub> –P1 <sub>7</sub> , P2 <sub>0</sub> –P2 <sub>7</sub> ,<br>P3 <sub>0</sub> –P3 <sub>3</sub> , P4 <sub>0</sub> –P4 <sub>7</sub> , P5 <sub>0</sub> –P5 <sub>7</sub> ,<br>P6 <sub>0</sub> –P6 <sub>7</sub> , P7 <sub>0</sub> –P7 <sub>7</sub> , P8 <sub>0</sub> –P8 <sub>7</sub> |        |      | -5      | mA  |
| OL (peak) | Low-level peak output current     | P0 <sub>0</sub> –P0 <sub>7</sub> , P1 <sub>0</sub> –P1 <sub>7</sub> , P2 <sub>0</sub> –P2 <sub>7</sub> ,<br>P3 <sub>0</sub> –P3 <sub>3</sub> , P4 <sub>0</sub> –P4 <sub>3</sub> , P5 <sub>0</sub> –P5 <sub>7</sub> ,<br>P6 <sub>0</sub> –P6 <sub>7</sub> , P7 <sub>0</sub> –P7 <sub>7</sub> , P8 <sub>0</sub> –P8 <sub>7</sub>   |        |      | 10      | mA  |
| OL (avg)  | Low-level average output current  |                                                                                                                                                                                                                                                                                                                                  |        |      | 5       | mA  |
| f(XIN)    | External clock input frequency    |                                                                                                                                                                                                                                                                                                                                  |        |      | 8       | MHz |

**Notes 1:** Average output current is the average value of a 100 ms interval.

<sup>2:</sup> The sum of IoL(peak) for ports P0, P1, P2, P3, and P8 must be 80 mA or less, the sum of IoH(peak) for ports P0, P1, P2, P3, and P8 must be 80 mA or less, the sum of IoL(peak) for ports P4, P5, P6, and P7 must be 80 mA or less, and the sum of IoH(peak) for ports P4, P5, P6, and P7 must be 80 mA or less.

## 18.4 Electrical characteristics

#### 18.4.3 Electrical characteristics

Electrical characteristics (Vcc = 5 V, Vss = 0 V, Ta = -40 to 85 °C, unless otherwise noted)

|                 | -                                        |                                                                                                                                                                                                                   | T                                                                        |      | Limits |            |      |
|-----------------|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|------|--------|------------|------|
| Symbol          | Par                                      | ameter                                                                                                                                                                                                            | Test conditions                                                          | Min. | Тур.   | Max.       | Unit |
| Vон             | High-level output voltage                | P0 <sub>0</sub> –P0 <sub>7</sub> , P1 <sub>0</sub> –P1 <sub>7</sub> , P2 <sub>0</sub> –P2 <sub>7</sub> ,<br>P3 <sub>0</sub> , P3 <sub>1</sub> , P3 <sub>3</sub> , P4 <sub>0</sub> –P4 <sub>7</sub> ,              | Vcc = 5 V, Iон = -10 mA                                                  | 3    |        |            | V    |
| <b>V</b> OH     |                                          | P50-P57, P60-P67, P70-P77, P80-P87                                                                                                                                                                                | Vcc = 3 V, Iон = -1 mA                                                   | 2.5  |        |            | V    |
| Vон             | High-level output voltage                | P0 <sub>0</sub> –P0 <sub>7</sub> , P1 <sub>0</sub> –P1 <sub>7</sub> , P2 <sub>0</sub> –P2 <sub>7</sub> , P3 <sub>0</sub> , P3 <sub>1</sub> , P3 <sub>3</sub>                                                      | $V_{CC} = 5 \text{ V}, \text{ IoH} = -400 \ \mu\text{A}$                 | 4.7  |        |            | V    |
|                 | High-level output voltage                |                                                                                                                                                                                                                   | $V_{CC} = 5 \text{ V, IoH} = -10 \text{ mA}$                             | 3.1  |        |            |      |
| Vон             |                                          | P3 <sub>2</sub>                                                                                                                                                                                                   | $Vcc = 5 \text{ V, IoH} = -400 \mu\text{A}$                              | 4.8  |        |            | V    |
|                 | LP-1-1-1-1-1-1-1-1-1-1-1-1-1-1-1-1-1-1-1 |                                                                                                                                                                                                                   | $V_{CC} = 3 \text{ V}, \text{ IoH} = -1\text{mA}$                        | 2.6  |        |            |      |
| 17              | High-level output voltage                | Ē                                                                                                                                                                                                                 | $V_{CC} = 5 \text{ V}, \text{ IoH} = -10 \text{ mA}$                     | 3.4  |        |            |      |
| Vон             |                                          | <b>E</b>                                                                                                                                                                                                          | $V_{cc} = 5 \text{ V, loh} = -400 \ \mu\text{A}$                         | 4.8  |        |            | V    |
| Va.             | Low-level output voltage                 | P00-P07, P10-P17, P20-P27,<br>P30, P31, P33, P40-P47,                                                                                                                                                             | Vcc = 3 V, IoH = -1mA<br>Vcc = 5 V, IoL = 10 mA                          | 2.6  |        | 2          | V    |
| Vol             |                                          | P50-P57, P60-P67, P70-P77, P80-P87                                                                                                                                                                                | Vcc = 3 V, loL = 1 mA                                                    |      |        | 0.5        | V    |
| Vol             | Low-level output voltage                 | P00–P07, P10–P17, P20–P27,<br>P30, P31, P33                                                                                                                                                                       | Vcc = 5 V, loL = 2 mA                                                    |      |        | 0.45       | V    |
|                 | Low-level output voltage                 |                                                                                                                                                                                                                   | Vcc = 5 V, lot = 10 mA                                                   |      |        | 1.9        |      |
| $V_{OL}$        |                                          | P3 <sub>2</sub>                                                                                                                                                                                                   | Vcc = 5 V, $lol = 2 mA$                                                  |      |        | 0.43       | V    |
|                 |                                          |                                                                                                                                                                                                                   | Vcc = 3 V, $lol = 1 mA$                                                  |      |        | 0.4        |      |
|                 | Low-level output voltage                 | Ē                                                                                                                                                                                                                 | $V_{CC} = 5 \text{ V}, \text{ IoL} = 10 \text{ mA}$                      |      |        | 1.6        |      |
| Vol             |                                          |                                                                                                                                                                                                                   | Vcc = 5  V,  lol = 2  mA                                                 |      |        | 0.4        | V    |
|                 | Hartana's HOLD DDV                       | TAO TAA TDO TDO                                                                                                                                                                                                   | $V_{CC} = 3 \text{ V}, \text{ lol} = 1 \text{ mA}$                       | 0.4  |        | 0.4        |      |
| $V_{T+}-V_{T-}$ |                                          | TA0IN-TA4IN, TB0IN-TB2IN, DTRG, CTS0, CTS1, CLK0, CLK1                                                                                                                                                            | Vcc = 5 V                                                                | 0.4  |        | 0.7        | V    |
|                 | Lhustavasia                              |                                                                                                                                                                                                                   | Vcc = 3 V<br>Vcc = 5 V                                                   | 0.1  |        | 0.7        |      |
| $V_{T+}-V_{T-}$ | I lysteresis                             | RESET                                                                                                                                                                                                             | Vcc = 3 V                                                                | 0.2  |        | 0.3        | V    |
|                 | Hysteresis                               | <u> </u>                                                                                                                                                                                                          | Vcc = 5 V                                                                | 0.1  |        | 0.4        |      |
| $V_{T+}-V_{T-}$ | Tyoloroolo                               | Xin                                                                                                                                                                                                               | Vcc = 3 V                                                                | 0.06 |        | 0.2        | V    |
| Іін             | High-level input current                 | P00-P07, P10-P17, P20-P27,<br>P30-P33, P40-P47, P50-P57,                                                                                                                                                          | Vcc = 5 V, V <sub>I</sub> = 5 V                                          | 0.00 |        | 5          | ^    |
|                 |                                          | P60-P67, P70-P77, P80-P87, XIN, RESET, CNVss, BYTE                                                                                                                                                                | Vcc = 3 V, Vı = 3 V                                                      |      |        | 4          | μΑ   |
| l <sub>IL</sub> | Low-level input current                  | P0 <sub>0</sub> –P0 <sub>7</sub> , P1 <sub>0</sub> –P1 <sub>7</sub> , P2 <sub>0</sub> –P2 <sub>7</sub> , P3 <sub>0</sub> –P3 <sub>3</sub> , P4 <sub>0</sub> –P4 <sub>7</sub> , P5 <sub>0</sub> –P5 <sub>7</sub> , | Vcc = 5 V, Vı = 0 V                                                      |      |        | <b>–</b> 5 |      |
| IIL             |                                          | P60-P67, P70-P77, P80-P87, XIN, RESET, CNVss, BYTE                                                                                                                                                                | Vcc = 3 V, Vı = 0 V                                                      |      |        | -4         | μΑ   |
| VRAM            | RAM hold voltage                         |                                                                                                                                                                                                                   | When clock is stopped.                                                   | 2    |        |            | V    |
| Icc             | Power source current                     |                                                                                                                                                                                                                   | In single-chip mode, $f(X_{IN})$ $V_{CC} = 5 V$                          |      | 6      | 12         | m ^  |
|                 |                                          |                                                                                                                                                                                                                   | output pins are = 8 MHz Vcc = 3 V                                        |      | 4      | 8          | mA   |
|                 |                                          |                                                                                                                                                                                                                   | open, and the other pins are connected Ta = 25 °c, when clock is stopped |      |        | 1          | μΑ   |
|                 |                                          |                                                                                                                                                                                                                   | to Vss.  Ta = 85 °c, when clock is stopped                               |      |        | 20         | μΑ   |

#### 18.4 Electrical characteristics

#### 18.4.4 A-D converter characteristics

**A-D CONVERTER CHARACTERISTICS** (Vcc = AVcc = 2.7 - 5.5 V, Vss = AVss = 0 V,  $Ta = -40 \text{ to } 85 ^{\circ}\text{C}$ ,  $f(X_{IN}) = 8 \text{ MHz}$ , unless otherwise noted)

| Symbol           | Parameter            | Test conditions |      | Limits Min. Typ. Max. |      |      |  |
|------------------|----------------------|-----------------|------|-----------------------|------|------|--|
|                  |                      |                 | Min. | тур.                  | мах. | Unit |  |
| _                | Resolution           | Vref = Vcc      |      |                       | 8    | Bits |  |
| _                | Absolute accuracy    | Vref = Vcc      |      |                       | ±3   | LSB  |  |
| RLADDER          | Ladder resistance    | Vref = Vcc      | 2    |                       | 10   | kΩ   |  |
| tconv            | Conversion time      |                 | 28.5 |                       |      | μs   |  |
| V <sub>REF</sub> | Reference voltage    |                 | 2.7  |                       | Vcc  | V    |  |
| VIA              | Analog input voltage |                 | 0    |                       | Vref | V    |  |



#### 18.4 Electrical characteristics

#### 18.4.5 Internal peripheral devices

Timing requirements (Vcc = 2.7 - 5.5 V, Vss = 0 V,  $Ta = -40 \text{ to } 85 ^{\circ}\text{C}$ , unless otherwise noted)

#### Timer A input (count input in event counter mode)

| Symbol  | Parameter                         |     | Limits |      |
|---------|-----------------------------------|-----|--------|------|
|         |                                   |     | Max.   | Unit |
| tc(TA)  | TAin input cycle time             | 250 |        | ns   |
| tw(TAH) | TAin input high-level pulse width | 125 |        | ns   |
| tw(TAL) | TAin input low-level pulse width  | 125 |        | ns   |

#### Timer A input (gating input in timer mode)

| Symbol  | Parameter                         | Data formula (minimum)                     | Limits Min. Max. |  | Unit |
|---------|-----------------------------------|--------------------------------------------|------------------|--|------|
| tc(TA)  | TAin input cycle time             | 8 × 10 <sup>9</sup><br>f(X <sub>IN</sub> ) | 1000             |  | ns   |
| tw(TAH) | TAin input high-level pulse width | 4 X 10 <sup>9</sup><br>f(X <sub>IN</sub> ) | 500              |  | ns   |
| tw(TAL) | TAin input low-level pulse width  | 4 X 10 <sup>9</sup><br>f(X <sub>IN</sub> ) | 500              |  | ns   |

Note: TAin input cycle time must be 4 cycles or more of count source,

TAin input high-level pulse width must be 2 cycles or more of count source,

TAin input low-level pulse width must be 2 cycles or more of count source.

#### Timer A input (external trigger input in one-shot pulse mode)

| Svmbol          | Parameter                         | Data formula (minimum) |                                   | Limits |      | Unit  |
|-----------------|-----------------------------------|------------------------|-----------------------------------|--------|------|-------|
| Cymbol          | T didifficier                     |                        | ,                                 | Min.   | Max. | 01111 |
| tc(TA)          | TAin input cycle time             |                        | $\frac{4 \times 10^9}{f(X_{IN})}$ | 500    |      | ns    |
| tw(TAH)         | TAin input high-level pulse width | A                      |                                   | 250    |      | ns    |
| <b>t</b> w(TAL) | TAin input low-level pulse width  |                        |                                   | 250    |      | ns    |

#### **Timer A input** (external trigger input in pulse width modulation mode)

| 0       | Demonstra                         | Lim  | Limits |      |
|---------|-----------------------------------|------|--------|------|
| Symbol  | Parameter                         | Min. | Max.   | Unit |
| tw(TAH) | TAin input high-level pulse width | 250  |        | ns   |
| tw(TAL) | TAin input low-level pulse width  | 250  |        | ns   |

#### **Timer A input** (up-down input in event counter mode)

| Symbol         | Parameter                           | Limits |      | Unit  |
|----------------|-------------------------------------|--------|------|-------|
|                |                                     | Min.   | Max. | Offic |
| <b>t</b> c(UP) | TAiout input cycle time             | 5000   |      | ns    |
| tw(UPH)        | TAiout input high-level pulse width | 2500   |      | ns    |
| tw(UPL)        | TAiout input low-level pulse width  | 2500   |      | ns    |
| tsu(UP-TiN)    | TAiout input setup time             | 1000   |      | ns    |
| th(TIN-UP)     | TAiout input hold time              | 1000   |      | ns    |

#### 18.4 Electrical characteristics

Timer A input (Two-phase pulse input in event counter mode)

| Symbol            | Doromotor               | Limits |      | Unit  |
|-------------------|-------------------------|--------|------|-------|
|                   | Parameter               | Min.   | Max. | Offic |
| tc(TA)            | TAjın input cycle time  | 2000   |      | ns    |
| tsu(TAjın-TAjout) | TAjın input setup time  | 500    |      | ns    |
| tsu(TAjout-TAjıx) | TAjout input setup time | 500    |      | ns    |



#### 18.4 Electrical characteristics

#### Internal peripheral devices

- Count input in event counter mode
- Gating input in timer mode
- External trigger input in one-shot pulse mode
- External trigger input in pulse width modulation mode



• Up-down input, count input in event counter mode



Two-phase pulse input in event counter mode



#### Test conditions

- Vcc = 2.7-5.5 V
- $\bullet$  Input timing voltage  $\,:\,\,$  V  $_{IL}=0.2$  V, V  $_{IH}=0.8$  V

#### 18.4 Electrical characteristics

Timer B input (count input in event counter mode)

| Symbol  | Parameter                                            | Limits |      | Unit |
|---------|------------------------------------------------------|--------|------|------|
|         |                                                      | Min.   | Max. | 01   |
| tc(TB)  | TBin input cycle time (one edge count)               | 250    |      | ns   |
| tw(TBH) | TBin input high-level pulse width (one edge count)   | 125    |      | ns   |
| tw(TBL) | TBin input low-level pulse width (one edge count)    | 125    |      | ns   |
| tc(TB)  | TBin input cycle time (both edges count)             | 500    |      | ns   |
| tw(TBH) | TBin input high-level pulse width (both edges count) | 250    |      | ns   |
| tw(TBL) | TBin input low-level pulse width (both edges count)  | 250    |      | ns   |

#### Timer B input (pulse period measurement mode)

| Symbol  | Parameter                         | Parameter Data formula            | Limits |      | Linit |
|---------|-----------------------------------|-----------------------------------|--------|------|-------|
| Cymbol  | i didilietei                      |                                   | Min.   | Max. | Unit  |
| tc(TB)  | TBin input cycle time             | $\frac{8 \times 10^9}{f(X_{IN})}$ | 1000   |      | ns    |
| tw(TBH) | TBin input high-level pulse width | $\frac{4 \times 10^9}{f(X_{IN})}$ | 500    |      | ns    |
| tw(TBL) | TBin input low-level pulse width  | $\frac{4 \times 10^9}{f(X_{IN})}$ | 500    |      | ns    |

Note: TBin input cycle time must be 4 cycles or more of count source.

TBin input high-level pulse width must be 2 cycles or more of count source,

TBin input low-level pulse width must be 2 cycles or more of count source.

Timer B input (pulse width measurement mode)

| Symbol             | Parameter                         | Data formula                               | Lin<br>Min. | nits<br>Max. | Unit |
|--------------------|-----------------------------------|--------------------------------------------|-------------|--------------|------|
| t <sub>c(TB)</sub> | TBin input cycle time             | 8 × 10 <sup>9</sup><br>f(X <sub>IN</sub> ) | 1000        |              | ns   |
| tw(TBH)            | TBin input high-level pulse width | $\frac{4 \times 10^9}{f(X_{IN})}$          | 500         |              | ns   |
| tw(TBL)            | TBin input low-level pulse width  | $\frac{4 \times 10^9}{f(X_{IN})}$          | 500         |              | ns   |

Note: TBin input cycle time must be 4 cycles or more of count source,

TBin input high-level pulse width must be 2 cycles or more of count source,

TBin input low-level pulse width must be 2 cycles or more of count source.

#### A-D trigger input

| Symbol  | Parameter                                          | Limits |      | Unit    |
|---------|----------------------------------------------------|--------|------|---------|
|         | raiaillelei                                        | Min.   | Max. | 1 01111 |
| tc(AD)  | ADTRG input cycle time (minimum allowable trigger) | 2000   |      | ns      |
| tw(ADL) | ADTRG input low-level pulse width                  | 250    |      | ns      |

#### 18.4 Electrical characteristics

#### Serial I/O

| Symbol               | Parameter                                     | Limits |      | Unit  |
|----------------------|-----------------------------------------------|--------|------|-------|
|                      |                                               | Min.   | Max. | Ullit |
| tc(CK)               | CLK <sub>i</sub> input cycle time             | 500    |      | ns    |
| tw(CKH)              | CLK <sub>i</sub> input high-level pulse width | 250    |      | ns    |
| tw(CKL)              | CLK <sub>i</sub> input low-level pulse width  | 250    |      | ns    |
| $t_{d(C-Q)}$         | TxDi output delay time                        |        | 170  | ns    |
| th(C-Q)              | TxDi hold time                                | 0      |      | ns    |
| $t_{\text{su(D-C)}}$ | RxDi input setup time                         | 80     |      | ns    |
| th(C-D)              | RxDi input hold time                          | 100    |      | ns    |

#### External interrupt INTi input

| Symbol  | Parameter                        |      | Limits |      |
|---------|----------------------------------|------|--------|------|
|         |                                  | Min. | Max.   | Unit |
| tw(INH) | INT input high-level pulse width | 250  |        | ns   |
| tw(INL) | INTi input low-level pulse width | 250  |        | ns   |
|         |                                  |      |        |      |

#### 18.4 Electrical characteristics

#### Internal peripheral devices



Test conditions

•Vcc = 2.7-5.5 V

•Input timing voltage  $\:$ :  $V_{IL} = 0.2 \text{ V}, V_{IH} = 0.8 \text{ V}$  •Output timing voltage  $\:$ :  $V_{OL} = 0.8 \text{ V}, V_{OH} = 2.0 \text{ V}$ 

#### 18.4 Electrical characteristics

#### 18.4.6 Ready and Hold

Timing requirements (Vcc = 2.7 - 5.5 V, Vss = 0 V,  $Ta = -40 \text{ to } 85 ^{\circ}\text{C}$ , unless otherwise noted)

| Symbol                           | Parameter             | Limits |      | Unit  |
|----------------------------------|-----------------------|--------|------|-------|
|                                  |                       | Min.   | Max. | Offic |
| tsu(RDY− <i>φ</i> ₁)             | RDY input setup time  | 90     |      | ns    |
| tsu(HOLD− <i>φ</i> ₁)            | HOLD input setup time | 90     |      | ns    |
| $\mathbf{t}_{h(\phi_1\!-\!RDY)}$ | RDY input hold time   | 0      |      | ns    |
| $\mathbf{t}_{h(\phi_1 - HOLD)}$  | HOLD input hold time  | 0      |      | ns    |

Switching characteristics (Vcc = 2.7 - 5.5 V, Vss = 0 V,  $Ta = -40 \text{ to } 85 ^{\circ}\text{C}$ , unless otherwise noted)

| Symbol               | Parameter                                |      | Limits |      |
|----------------------|------------------------------------------|------|--------|------|
|                      |                                          | Min. | Max.   | Unit |
| $t_{d(\phi_1-HLDA)}$ | HLDA output delay time                   |      | 120    | ns   |
| Note: For            | test conditions, refer to Figure 18.4.1. |      |        |      |
| Note: FOI            |                                          |      |        |      |
|                      |                                          |      |        |      |
|                      |                                          |      |        |      |

## 18.4 Electrical characteristics

#### ●Ready

With no Wait



With Wait



#### Test conditions

- •Vcc = 2.7-5.5 V
- •Input timing voltage: V<sub>I</sub> = 0.2 V, V<sub>I</sub> = 0.8 V
- •Output timing voltage: VoL = 0.8 V, VoH = 2.0 V

#### 18.4 Electrical characteristics

●Hold



Test conditions

•Vcc = 2.7-5.5 V

•Input timing voltage •Output timing voltage : VoL = 0.8 V, VoH = 2.0 V

#### 18.4 Electrical characteristics

#### 18.4.7 Single-chip mode

Timing requirements (Vcc = 2.7 - 5.5 V, Vss = 0 V,  $Ta = -40 \text{ to } 85 ^{\circ}\text{C}$ , unless otherwise noted)

| Symbol     | Parameter                                   |      | Limits |      |
|------------|---------------------------------------------|------|--------|------|
| Symbol     |                                             | Min. | Max.   | Unit |
| tc         | External clock input cycle time             | 125  |        | ns   |
| tw(H)      | External clock input high-level pulse width | 50   |        | ns   |
| tw(L)      | External clock input low-level pulse width  | 50   |        | ns   |
| tr         | External clock rise time                    |      | 20     | ns   |
| <b>t</b> f | External clock fall time                    |      | 20     | ns   |
| tsu(P0D-E) | Port P0 input setup time                    | 300  |        | ns   |
| tsu(P1D-E) | Port P1 input setup time                    | 300  |        | ns   |
| tsu(P2D-E) | Port P2 input setup time                    | 300  |        | ns   |
| tsu(P3D-E) | Port P3 input setup time                    | 300  |        | ns   |
| tsu(P4D-E) | Port P4 input setup time                    | 300  |        | ns   |
| tsu(P5D-E) | Port P5 input setup time                    | 300  |        | ns   |
| tsu(P6D-E) | Port P6 input setup time                    | 300  |        | ns   |
| tsu(P7D-E) | Port P7 input setup time                    | 300  |        | ns   |
| tsu(P8D-E) | Port P8 input setup time                    | 300  |        | ns   |
| th(E-P0D)  | Port P0 input hold time                     | 0    |        | ns   |
| th(E-P1D)  | Port P1 input hold time                     | 0    |        | ns   |
| th(E-P2D)  | Port P2 input hold time                     | 0    |        | ns   |
| th(E-P3D)  | Port P3 input hold time                     | 0    |        | ns   |
| th(E-P4D)  | Port P4 input hold time                     | 0    |        | ns   |
| th(E-P5D)  | Port P5 input hold time                     | 0    |        | ns   |
| th(E-P6D)  | Port P6 input hold time                     | 0    |        | ns   |
| th(E-P7D)  | Port P7 input hold time                     | 0    |        | ns   |
| th(E-P8D)  | Port P8 input hold time                     | 0    |        | ns   |

#### Switching characteristics ( $V_{CC} = 2.7 - 5.5 \text{ V}$ , $V_{SS} = 0 \text{ V}$ , $Ta = -40 \text{ to } 85 ^{\circ}\text{C}$ , unless otherwise noted)

| Symbol    | Parameter                      | Limits |      | Linit |
|-----------|--------------------------------|--------|------|-------|
|           |                                | Min.   | Max. | Unit  |
| td(E-P0Q) | Port P0 data output delay time |        | 300  | ns    |
| td(E-P1Q) | Port P1 data output delay time |        | 300  | ns    |
| td(E-P2Q) | Port P2 data output delay time |        | 300  | ns    |
| td(E-P3Q) | Port P3 data output delay time |        | 300  | ns    |
| td(E-P4Q) | Port P4 data output delay time |        | 300  | ns    |
| td(E-P5Q) | Port P5 data output delay time |        | 300  | ns    |
| td(E-P6Q) | Port P6 data output delay time |        | 300  | ns    |
| td(E-P7Q) | Port P7 data output delay time |        | 300  | ns    |
| td(E-P8Q) | Port P8 data output delay time |        | 300  | ns    |

Note: For test conditions, refer to Figure 18.4.1.

#### 18.4 Electrical characteristics



Test conditions

Port P8 input

• Vcc = 2.7-5.5 V

• Input timing voltage  $: V_{IL} = 0.2 \text{ V}, V_{IH} = 0.8 \text{ V}$ • Output timing voltage  $: V_{OL} = 0.8 \text{ V}, V_{OH} = 2.0 \text{ V}$  tsu(P8D-E)

th(E-P8D)

#### 18.4 Electrical characteristics

#### 18.4.8 Memory expansion mode and microprocessor mode : with no Wait

Timing requirements (Vcc = 2.7 - 5.5 V, Vss = 0 V,  $Ta = -40 \text{ to } 85 ^{\circ}\text{C}$ ,  $f(X_{IN}) = 8 \text{ MHz}$ , unless otherwise noted)

| Cumbal     | Parameter -                                 |     | Limits |      |
|------------|---------------------------------------------|-----|--------|------|
| Symbol     |                                             |     | Max.   | Unit |
| tc         | External clock input cycle time             | 125 |        | ns   |
| tw(H)      | External clock input high-level pulse width | 50  |        | ns   |
| tw(L)      | External clock input low-level pulse width  | 50  |        | ns   |
| tr         | External clock rise time                    |     | 20     | ns   |
| <b>t</b> f | External clock fall time                    |     | 20     | ns   |
| tsu(P1D-E) | Port P1 input setup time                    | 80  |        | ns   |
| tsu(P2D-E) | Port P2 input setup time                    | 80  |        | ns   |
| tsu(P4D-E) | Port P4 input setup time                    | 300 |        | ns   |
| tsu(P5D-E) | Port P5 input setup time                    | 300 |        | ns   |
| tsu(P6D-E) | Port P6 input setup time                    | 300 |        | ns   |
| tsu(P7D-E) | Port P7 input setup time                    | 300 |        | ns   |
| tsu(P8D-E) | Port P8 input setup time                    | 300 |        | ns   |
| th(E-P1D)  | Port P1 input hold time                     | 0   |        | ns   |
| th(E-P2D)  | Port P2 input hold time                     | 0   |        | ns   |
| th(E-P4D)  | Port P4 input hold time                     | 0   |        | ns   |
| th(E-P5D)  | Port P5 input hold time                     | 0   |        | ns   |
| th(E-P6D)  | Port P6 input hold time                     | 0   |        | ns   |
| th(E-P7D)  | Port P7 input hold time                     | 0   |        | ns   |
| th(E-P8D)  | Port P8 input hold time                     | 0   |        | ns   |

#### Switching characteristics (Vcc = 2.7-5.5 V, Vss = 0 V, Ta = -40 to 85 °C, f(Xin) = 8 MHz, unless otherwise noted)

| Symbol                       | Dozemsky                                       | Limits | 1 1 1 1 1 1 |      |
|------------------------------|------------------------------------------------|--------|-------------|------|
|                              | Parameter                                      | Min.   | Max.        | Unit |
| td(E-P4Q)                    | Port P4 data output delay time                 |        | 300         | ns   |
| <b>t</b> d(E-P5Q)            | Port P5 data output delay time                 |        | 300         | ns   |
| td(E-P6Q)                    | Port P6 data output delay time                 |        | 300         | ns   |
| <b>t</b> d(E-P7Q)            | Port P7 data output delay time                 |        | 300         | ns   |
| td(E-P8Q)                    | Port P8 data output delay time                 |        | 300         | ns   |
| $\mathbf{t}$ d(E $-\phi_1$ ) | $\phi_1$ output delay time                     | 0      | 40          | ns   |
| tw(EL)                       | E low-level pulse width                        | 210 *  |             | ns   |
| td(P0A-E)                    | Port P0 address output delay time              | 50 *   |             | ns   |
| td(E-P1Q)                    | Port P1 data output delay time (BYTE = "L")    |        | 130         | ns   |
| tpxz(E-P1Z)                  | Port P1 floating start delay time (BYTE = "L") |        | 10          | ns   |
| td(P1A-E)                    | Port P1 address output delay time              | 50 *   |             | ns   |
| td(P1A-ALE)                  | Port P1 address output delay time              | 40 *   |             | ns   |
| th(E-P2Q)                    | Port P2 data output delay time                 |        | 130         | ns   |
| tpxz(E-P2Z)                  | Port P2 floating start delay time              |        | 10          | ns   |
| <b>t</b> d(P2A-E)            | Port P2 address output delay time              | 50 *   |             | ns   |
| th(P2A-ALE)                  | Port P2 address output delay time              | 40 *   |             | ns   |
| <b>t</b> d(ALE-E)            | ALE output delay time                          | 4      |             | ns   |
| tw(ALE)                      | ALE pulse width                                | 60 *   |             | ns   |
| td(BHE-E)                    | BHE output delay time                          | 50 *   |             | ns   |
| td(R/W-E)                    | R/W output delay time                          | 50 *   |             | ns   |

Note: For test conditions, refer to Figure 18.4.1.

<sup>\*</sup> This is the value depending on  $f(X_{IN})$ . For data formula, refer to Table 18.4.1.

#### 18.4 Electrical characteristics

Switching characteristics (Vcc = 2.7-5.5 V, Vss = 0 V,  $Ta = -40 \text{ to } 85 ^{\circ}\text{C}$ , f(Xin) = 8 MHz, unless otherwise noted)

| Ol                      | Dorometer                                        | Limits |      | Linit |
|-------------------------|--------------------------------------------------|--------|------|-------|
| Symbol                  | Parameter                                        | Min.   | Max. | Unit  |
| th(E-P0A)               | Port P0 address hold time                        | 50*    |      | ns    |
| th(ALE-P1A)             | Port P1 address hold time (BYTE = "L")           | 9      |      | ns    |
| th(E-P1Q)               | Port P1 data hold time (BYTE = "L")              | 50*    |      | ns    |
| t <sub>pzx(E-P1Z)</sub> | Port P1 floating release delay time (BYTE = "L") | 95*    |      | ns    |
| th(E-P1A)               | Port P1 address hold time (BYTE = "H")           | 50*    |      | ns    |
| th(ALE-P2A)             | Port P2 address hold time                        | 9      |      | ns    |
| th(E-P2Q)               | Port P2 data hold time                           | 50*    |      | ns    |
| tpzx(E-P2Z)             | Port P2 floating release delay time              | 95*    |      | ns    |
| th(E-BHE)               | BHE hold time                                    | 18     |      | ns    |
| th(E-RW)                | R/W hold time                                    | 18     |      | ns    |

Notes 1: For test conditions, refer to Figure 18.4.1.

Table 18.4.1 Bus timing data formula

| Table Tel-III Bac                                  | s tilling data formala                                                                                |                                                                                                         |
|----------------------------------------------------|-------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|
| Symbol                                             | Parameter                                                                                             | f(X <sub>IN</sub> ) ≤ 8 MHz                                                                             |
| tw(EL)                                             | E pulse width                                                                                         | $\frac{2 \times 10^9}{f(XIN)} - 40$                                                                     |
| td(P0A-E) (Note) td(P1A-E) (Note) td(P2A-E) (Note) | Port P0 address output delay time Port P1 address output delay time Port P2 address output delay time | $50 + \frac{1 \times 10^9}{f(XIN)} - 125$                                                               |
| td(P1A-ALE) td(P2A-ALE) tw(ALE)                    | Port P1 address output delay time Port P2 address output delay time ALE pulse width                   | $\frac{\frac{1 \times 10^9}{f(XIN)} - 85}{\frac{1 \times 10^9}{f(XIN)} - 65}$                           |
|                                                    | BHE output delay time  R/W output delay time  Port P0 address hold time                               | $50 + \frac{1 \times 10^9}{f(XIN)} - 125$                                                               |
| $\frac{t_{h(E-P1A)}}{t_{h(E-P1Q)}}$                | Port P1 address hold time Port P1 data hold time Port P2 data hold time                               | $\frac{\frac{1 \times 10^{9}}{2 \times f(XIN)} - 12.5}{\frac{1 \times 10^{9}}{2 \times f(XIN)} - 12.5}$ |
|                                                    | Port P1 floating start delay time Port P2 floating start delay time                                   | $\frac{1 \times 10^9}{f(XIN)} - 30$                                                                     |

Unit: ns

Note: For the M37702E2LXXXGP and the M37702E4LXXXFP, refer to section "19.5.4 Bus timing and EPROM mode."

<sup>\*:</sup> This is depending on  $f(X_{IN})$ . For data formula, refer to Table 18.4.1.

#### 18.4 Electrical characteristics

Memory expansion mode and microprocessor mode; With no Wait <Write>



Test conditions ( \$ 1, \overline{E}, P0-P3)

•Vcc = 2.7-5.5 V

•Output timing voltage : Vol = 0.8 V, Voh = 2.0 V

•Data input : VIL = 0.16 V, VIH = 0.5 V

Test conditons (P4-P8)

•Vcc = 2.7-5.5 V

•Input timing voltage: VIL = 0.2 V, VIH = 0.8 V

•Output timing voltage: Vol = 0.8 V, Voh = 2.0 V

#### 18.4 Electrical characteristics





#### 18.4 Electrical characteristics

#### 18.4.9 Memory expansion mode and microprocessor mode : with Wait

Timing requirements (Vcc = 2.7-5.5 V, Vss = 0 V, Ta = -40 to 85 °C, f(Xin) = 8 MHz, unless otherwise noted)

| Symbol            | Parameter                                   | Limits | Unit |       |
|-------------------|---------------------------------------------|--------|------|-------|
| Cymbol            | i diameter                                  | Min.   | Max. | Offic |
| tc                | External clock input cycle time             | 1      |      | ns    |
| t <sub>w(H)</sub> | External clock input high-level pulse width |        |      | ns    |
| tw(L)             | External clock input low-level pulse width  |        |      | ns    |
| tr                | External clock rise time                    |        | 20   | ns    |
| <b>t</b> f        | External clock fall time                    |        | 20   | ns    |
| tsu(P1D-E)        | Port P1 input setup time                    | 80     |      | ns    |
| tsu(P2D-E)        | Port P2 input setup time                    | 80     |      | ns    |
| tsu(P4D-E)        | Port P4 input setup time                    | 300    |      | ns    |
| tsu(P5D-E)        | Port P5 input setup time                    | 300    |      | ns    |
| tsu(P6D-E)        | Port P6 input setup time                    | 300    |      | ns    |
| tsu(P7D-E)        | Port P7 input setup time                    | 300    |      | ns    |
| tsu(P8D-E)        | Port P8 input setup time                    | 300    |      | ns    |
| th(E-P1D)         | Port P1 input hold time                     | 0      |      | ns    |
| th(E-P2D)         | Port P2 input hold time                     | 0      |      | ns    |
| th(E-P4D)         | Port P4 input hold time                     | 0      |      | ns    |
| th(E-P5D)         | Port P5 input hold time                     | 0      |      | ns    |
| th(E-P6D)         | Port P6 input hold time                     | 0      |      | ns    |
| th(E-P7D)         | Port P7 input hold time                     | 0      |      | ns    |
| th(E-P8D)         | Port P8 input hold time                     | 0      |      | ns    |

#### Switching characteristics (Vcc = 2.7-5.5 V, Vss = 0 V, $Ta = -40 \text{ to } 85 ^{\circ}\text{C}$ , f(Xin) = 8 MHz, unless otherwise noted)

| Symbol                                | Parameter                                      | Limits |      | Unit |
|---------------------------------------|------------------------------------------------|--------|------|------|
| Gymbol                                | or randinate.                                  | Min.   | Max. |      |
| td(E-P4Q)                             | Port P4 data output delay time                 |        | 300  | ns   |
| td(E-P5Q)                             | Port P5 data output delay time                 |        | 300  | ns   |
| td(E-P6Q)                             | Port P6 data output delay time                 |        | 300  | ns   |
| td(E-P7Q)                             | Port P7 data output delay time                 |        | 300  | ns   |
| td(E-P8Q)                             | Port P8 data output delay time                 |        | 300  | ns   |
| <b>t</b> d(E− <i>φ</i> <sub>1</sub> ) | φ <sub>1</sub> output delay time               | 0      | 40   | ns   |
| tw(EL)                                | E low-pulse width                              | 460 *  |      | ns   |
| td(P0A-E)                             | Port P0 address output delay time              | 50 *   |      | ns   |
| td(E-P1Q)                             | Port P1 data output delay time (BYTE = "L")    |        | 130  | ns   |
| tpxz(E-P1Z)                           | Port P1 floating start delay time (BYTE = "L") |        | 10   | ns   |
| td(P1A-E)                             | Port P1 address output delay time              | 50 *   |      | ns   |
| td(P1A-ALE)                           | Port P1 address output delay time              | 40 *   |      | ns   |
| td(E-P2Q)                             | Port P2 data output delay time                 |        | 130  | ns   |
| tpxz(E-P2Z)                           | Port P2 floating start delay time              |        | 10   | ns   |
| td(P2A-E)                             | Port P2 address output delay time              | 50 *   |      | ns   |
| td(P2A-ALE)                           | Port P2 address output delay time              | 40 *   |      | ns   |
| td(ALE-E)                             | ALE output delay time                          | 4      |      | ns   |
| tw(ALE)                               | ALE pulse width                                | 60 *   |      | ns   |
| td(BHE-E)                             | BHE output delay time                          | 50 *   |      | ns   |
| td(R/W-E)                             | R/W output delay time                          | 50 *   |      | ns   |

Note: For test conditions, refer to Figure 18.4.1.

<sup>\*:</sup> This is depending on  $f(X_{IN})$ . For data formula, refer to Table 18.4.2.

#### 18.4 Electrical characteristics

Switching characteristics (Vcc = 2.7-5.5 V, Vss = 0 V, Ta = -40 to 85 °C, f(Xin) = 8 MHz, unless otherwise noted)

| O. mala al        | Deservator                                       | Limits | Unit |       |
|-------------------|--------------------------------------------------|--------|------|-------|
| Symbol            | Parameter                                        | Min.   | Max. | Offic |
| th(E-POA)         | Port P0 address hold time                        | 50 *   |      | ns    |
| th(ALE-P1A)       | Port P1 address hold time (BYTE = "L")           | 9      |      | ns    |
| <b>t</b> h(E-P1Q) | Port P1 data hold time (BYTE = "L")              | 50 *   |      | ns    |
| tpzx(E-P1Z)       | Port P1 floating release delay time (BYTE = "L") | 95 *   |      | ns    |
| <b>t</b> h(E-P1A) | Port P1 address hold time (BYTE = "H")           | 50 *   |      | ns    |
| th(ALE-P2A)       | Port P2 address hold time                        | 9      |      | ns    |
| <b>t</b> h(E-P2Q) | Port P2 data hold time                           | 50 *   |      | ns    |
| tpzx(E-P2Z)       | Port P2 floating release delay time              | 95 *   |      | ns    |
| th(E-BHE)         | BHE hold time                                    | 18     |      | ns    |
| th(E-R/W)         | R/W hold time                                    | 18     |      | ns    |

Note: For test conditions, refer to Figure 18.4.1.

\*: This is depending on  $f(X_{IN})$ . For data formula, refer to Table 18.4.2.

Table 18.4.2 Bus timing data formula

| Symbol                                                | Parameter                                                            | f(X <sub>IN</sub> ) ≤ 8 MHz                    |
|-------------------------------------------------------|----------------------------------------------------------------------|------------------------------------------------|
| tw(EL)                                                | E pulse width                                                        | $\frac{4 \times 10^9}{f(XIN)} - 40$            |
| $\frac{t_{d(P0A-E)}}{t_{d(P1A-E)}}$ (Note)            | s diameter output disting the second                                 | $50 + \frac{1 \times 10^9}{f(X N)} - 125$      |
| td(P2A-E) (Note                                       | Port P2 address output delay time                                    | , ,                                            |
| $\frac{t_{\text{d(P1A-ALE)}}}{t_{\text{d(P2A-ALE)}}}$ | Port P1 address output delay time  Port P2 address output delay time | $\frac{1 \times 10^9}{f(XIN)} - 85$            |
| tw(ALE)                                               | ALE pulse width                                                      | $\frac{1 \times 10^9}{f(XIN)} - 65$            |
|                                                       |                                                                      | $50 + \frac{1 \times 10^9}{f(XIN)} - 125$      |
| $\frac{t_{h(E-P0A)}}{t_{h(E-P1A)}}$                   | Port P0 address hold time Port P1 address hold time                  | $\frac{1 \times 10^9}{2 \times f(XIN)} - 12.5$ |
| $\frac{\overline{t_{h(E-P1Q)}}}{t_{h(E-P2Q)}}$        | Port P1 data hold time Port P2 data hold time                        | $\frac{1 \times 10^9}{2 \times f(XIN)} - 12.5$ |
|                                                       | Port P1 floating start delay time Port P2 floating start delay time  | $\frac{1 \times 10^9}{f(XIN)} - 30$            |

Unit: ns

Note: For the M37702E2LXXXGP and the M37702E4LXXXFP, refer to section "19.5.4 Bus timing and EPROM mode."

Memory expansion mode and microprocessor mode; With Wait

<Write>



Test conditions (  $\phi$  1,  $\overline{E}$ , P0–P3)

•Vcc = 2.7 - 5.5 V

•Output timing voltage : VoL = 0.8 V, VoH = 2.0 V

•Data input :VIL = 0.16 V, VIH =0.5 V

Test conditions (P4-P8)

•Vcc = 2.7–5.5 V

•Input timing voltage : VIL = 0.2 V, VIH = 0.8 V

•Output timing voltage : VoL = 0.8 V, VoH = 2.0 V

#### 18.4 Electrical characteristics

 $\label{eq:memory} \mbox{Memory expansion mode and microprocessor mode ; With Wait}$ 

<Read>



18.4 Electrical characteristics

## 18.4.10 Testing circuit for ports P0 to P8, $\phi$ 1, and $\overline{\mathsf{E}}$



Fig. 18.4.1 Testing circuit for ports P0 to P8,  $\phi$  1, and E

#### 18.5 Standard characteristics

# 18.5 Standard characteristics

The data described below are characteristic examples for M37702M2LXXXGP. The data is not guaranteed value. Refer to section "18.4 Electrical characteristics" for rated value.

#### 18.5.1 Port standard characteristics

#### (1) Programmable I/O port (CMOS output) P channel IoH-VoH characteristics

Power source voltage Vcc = 3 V



## (2) Programmable I/O port (CMOS output) N channel loL-VoL characteristics

Power source voltage Vcc = 3 V



## 18.5 Standard characteristics

#### 18.5.2 Icc-f(XIN) standard characteristics

#### (1) Icc-f(X<sub>IN</sub>) characteristics on operating and at reset

**Measurement condition** (Vcc = 3 V, Ta = 25 °C, f(XIN) : square waveform input, microprocessor mode)



## (2) Icc-f(XIN) characteristics during Wait

**Measurement condition** (Vcc = 3 V, Ta = 25 °C, f(XIN) : square waveform input, microprocessor mode)



## 18.5 Standard characteristics

#### 18.5.3 A-D converter standard characteristics

The lower lines of the graph indicate the absolute precision errors. These are expressed as the deviation from the ideal value when the output code changes. For example, the change in output code from  $04_{16}$  to  $05_{16}$  should occur at 52.7 mV, but the measured value is 2.9 mV. Therefore, the measured point of change is 52.7 + 2.9 = 55.6 mV.

The upper lines of the graph indicate the input voltage width for which the output code is constant. For example, the measured input voltage width for which the output code is  $0F_{16}$  is 12.4 mV. Therefore, the differential non-linear error is 12.4 - 11.7 = 0.7 mV (0.06LSB).

Measurement condition ( $Vcc = 3 \text{ V}, f(X_{IN}) = 8 \text{ MHz}, Temp. = 25°C$ )



18.6 Application

# 18.6 Application

Some application examples of connecting external memorys for the low voltage version are described bellow.

Applications shown here are just examples. Modify the desired application to suit the user's need and make sufficient evaluation before actually using it.

#### 18.6.1 Memory expansion

The following items of the low voltage version are the same as those of section "17.1 Memory expansion." However, a part of the formulas and constants for parameters is different.

- Memory expansion model
- •Formulas for address access time of external memory
- Bus timing
- •Memory expansion method

#### ① Address access time of external memory ta(AD)

ta(AD) = td(P0A/P1A/P2A-E) + tw(EL) - tsu(P2D/P1D-E) - (address decode time\*1 + address latch delay time\*2)

 $td(\mbox{P0A/P1A/P2A-E}) \ : \ td(\mbox{P0A-E}), \ td(\mbox{P1A-E}), \ \mbox{or} \ td(\mbox{P2A-E})$ 

tsu(P2D/P1D-E): tsu(P2D-E), or tsu(P1D-E)

address decode time\*1: time necessary for validating a chip select signal after an address is decoded address latch delay time\*2: delay time necessary for latching an address (This is not necessary on the minimum model.)

#### 2 Data setup time of external memory for writing data tsu(D)

tsu(D) = tw(EL) - td(E-P2Q/P1Q)

td(E-P2Q/P1Q): td(E-P2Q), or td(E-P1Q)

Table 18.6.1 lists the calculation formulas and constants for each parameter of the low voltage version. Figure 18.6.1 shows the relationship between  $t_{A(AD)}$  and  $t_{A(AD)}$  and  $t_{A(AD)}$ . Figure 18.6.2 shows the relationship between  $t_{A(AD)}$  and  $t_{A(AD)}$  and  $t_{A(AD)}$ .

Table 18.6.1 Calculation formulas and constants for each parameter (Unit : ns)

|                                        | f(XIN) | $f(X_{IN}) \leq 8 MHz$                    |                                     |  |  |
|----------------------------------------|--------|-------------------------------------------|-------------------------------------|--|--|
| Parameter                              |        | No wait                                   | Wait                                |  |  |
| td(P0A-E)<br>td(P1A-E)<br>td(P2A-E) (I | Note)  | 50 + $\frac{1 \times 10^9}{f(XIN)}$ - 125 |                                     |  |  |
| tw(EL)                                 |        | $\frac{2 \times 10^9}{f(XIN)} - 40$       | $\frac{4 \times 10^9}{f(XIN)} - 40$ |  |  |
| tsu(P1D-E)<br>tsu(P2D-E)               |        | 80                                        | )                                   |  |  |
| td(E-P1Q)<br>td(E-P2Q)                 |        | 13                                        | 30                                  |  |  |
| tpxz(E-P1Z)<br>tpxz(E-P2Z)             |        | 10                                        |                                     |  |  |
| tpzx(E-P1Z)<br>tpzx(E-P2Z)             | Note)  | 1 X 1<br>f(XIN                            | <del>0</del> <sup>9</sup> – 30      |  |  |

Note: For M37702E2LXXXGP and M37702E4LXXXFP, refer to section "19.5.4 Bus timing and EPROM mode."

## 18.6 Application



Fig. 18.6.1 Relationship between ta(AD) and f(XIN)



Fig. 18.6.2 Relationship between t<sub>su(D)</sub> and f(X<sub>IN</sub>)

18.6 Application

#### 18.6.2 Memory expansion example on minimum model

Figure 18.6.3 shows a memory expansion example on the minimum model (with external RAM) and Figure 18.6.4 shows the corresponding timing diagram. In this example, an Atmel company's EPROM (AT27LV256R) is used as the external ROM.

In Figure 18.6.3, the circuit condition is "No Wait."



Fig. 18.6.3 Memory expansion example on minimum model

# 18.6 Application



Fig. 18.6.4 Timing diagram on minimum model

18.6 Application

#### 18.6.3 Memory expansion example on medium model A

Figure 18.6.5 shows a memory expansion example on the medium model A of mask ROM version and PROM version. Figure 18.6.6 shows the corresponding timing diagram.



Fig. 18.6.5 Memory expansion example on medium model A

# 18.6 Application



Fig. 18.6.6 Memory expansion example on medium model A

## 18.6 Application

#### 18.6.4 Memory expansion example on maximum model

Figure 18.6.7 shows a memory expansion example on the maximum model. Figure 18.6.8 shows the corresponding timing diagram. In this example, Atmel company's EPROMs (AT27LV256R) are used as the external ROMs.

In Figure 18.6.7, the circuit condition is "No Wait."



Fig. 18.6.7 Memory expansion example on maximum model

# 18.6 Application



Fig. 18.6.8 Timing diagram on maximum model

18.6 Application

#### 18.6.5 Ready generating circuit example

When validating "Wait" only for a certain area (for example, ROM area) in Figures 18.6.3 to 18.6.8, use Ready function.

Figure 18.6.9 shows a Ready generating circuit example.



Fig. 18.6.9 Ready generating circuit example

## **MEMORANDUM**



# CHAPTER 19 PROM VERSION

19.1 Overview

19.2 EPROM mode

19.3 1M mode

19.4 256K mode

19.5 Usage precaution

#### 19.1 Overview

This chapter describes the PROM version including the PROM.

The PROM version can be used with the program written into the built-in PROM.

#### 7703 Group

Refer to "Chapter 20. 7703 GROUP" about the pin connections and others.

#### 19.1 Overview

In the PROM version, programming to the built-in PROM can be performed by using a general-purpose PROM programmer and a programming adapter, which is suitable for the used microcomputer. The PROM version has the following two types:

●One time PROM version

Programming to the PROM can be performed once.

This version is suitable for a small quantity of and various productions.

●EPROM version

Programming to the PROM can be performed repeatedly because a program can be erased by exposing the erase window on the top of the package to an ultraviolet light source.

This version can be used only for program development, evaluation only.

The built-in PROM version has the same functions as the mask RCM version except that the former has a built-in PROM.

19.1 Overview

Table 19.1.1 Write address of PROM version

|          | Type name               | PROM size RAM size Write address |        | address                                    |                                          |
|----------|-------------------------|----------------------------------|--------|--------------------------------------------|------------------------------------------|
|          |                         | (Byte)                           | (Byte) | 1M mode                                    | 256K mode                                |
|          | M37702E2BXXXFP          | 16K                              | 512    | 1C000 <sub>16</sub> to 1FFFF <sub>16</sub> | 4000 <sub>16</sub> to 7FFF <sub>16</sub> |
|          | M37702E2BXXXHP          |                                  |        |                                            |                                          |
|          | M37702E2AXXXFP (Note 1) |                                  |        |                                            |                                          |
| Ľ        | M37702E2LXXXGP (Note 1) |                                  |        |                                            |                                          |
| version  | M37702E2LXXXHP          |                                  |        | 1C000 <sub>16</sub> to 1FFFF <sub>16</sub> |                                          |
|          | M37702E4BXXXFP          | 32K                              | 2048   | 18000 <sub>16</sub> to 1FFFF <sub>16</sub> | 0000 <sub>16</sub> to 7FFF <sub>16</sub> |
| M        | M37702E4AXXXFP (Note 1) |                                  |        |                                            |                                          |
| PROM     | M37702E4LXXXFP (Note 1) |                                  |        |                                            |                                          |
| time     | M37702E4LXXXGP          |                                  |        | 18000 <sub>16</sub> to 1FFFF <sub>16</sub> |                                          |
|          | M37702E6BXXXFP          | 48K                              | 2048   | 14000 <sub>16</sub> to 1FFFF <sub>16</sub> |                                          |
| One      | M37702E6LXXXFP          |                                  |        |                                            |                                          |
| O        | M37702E8BXXXFP          | 60K                              | 2048   | 11000 <sub>16</sub> to 1FFFF <sub>16</sub> |                                          |
|          | M37702E8BXXXHP          |                                  |        |                                            |                                          |
|          | M37702E8LXXXFP          |                                  |        |                                            |                                          |
|          | M37702E8LXXXHP          |                                  |        |                                            |                                          |
|          | M37702E2BFS             | 16K                              | 512    | 1C000 <sub>16</sub> to 1FFFF <sub>16</sub> | 4000 <sub>16</sub> to 7FFF <sub>16</sub> |
| version  | M37702E2AFS (Note 1)    |                                  |        |                                            |                                          |
| Ne.      | M37702E4BFS             | 32K                              | 2048   | 1800016 to 1FFFF16                         | 0000 <sub>16</sub> to 7FFF <sub>16</sub> |
| M        | M37702E4AFS (Note 1)    |                                  |        |                                            |                                          |
| EPROM    | M37702E6BFS             | 48K                              | 2048   | 1400016 to 1FFFF16                         |                                          |
| <u> </u> | M37702E8BFS             | 60K                              | 2048   | 11000 <sub>16</sub> to 1FFFF <sub>16</sub> |                                          |

Notes 1: Refer also to section "19.5.4 Bus timing and EPROM mode."

<sup>2:</sup> A blank product of the one time PROM version does not have the ROM number, which is printed on the XXX position. For example, M37702E2BFP.

#### 19.2 EPROM mode

#### 19.2 EPROM mode

The built-in PROM version has the following two modes:

Normal operating mode

This mode has the same function as the mask ROM version.

●EPROM mode

The built-in PROM can be programmed and read in this mode. The PROM version enters this mode when "L" level is input to the RESET pin

#### 19.2.1 Write method

There are 2 types of the EPROM mode: 1M mode and 256K mode.

256K mode is recommended to write data deeply for the one time PROM version of which internal PROM size is 32 Kbytes or less. 1M mode is recommended for the EPROM version owing to its write velocity faster than 256K mode. It is because to write and erase is repeated for the EPROM version. However, the M37702E2AFS and M37702E4AFS cannot use 1M mode.

Additionally, use 1M mode to write and read in the built-in PROM version of which PROM size is 32 Kbytes or more.

19.2 EPROM mode

#### 19.2.2 Pin description

Table 19.2.1 lists the pin description in the EPROM mode.

In the normal operating mode, each pin has the same function as the mask ROM version.

Table 19.2.1 Pin description in EPROM mode

| Pin        | Name                      | Input/Output | Functions                                                                                           |
|------------|---------------------------|--------------|-----------------------------------------------------------------------------------------------------|
| Vcc, Vss   | Power source input        |              | Apply 5 V ± 10% to pin Vcc, and 0 V to pin Vss.                                                     |
| CNVss      | VPP input                 | Input        | Apply VPP level when programming or verifying.                                                      |
| BYTE       |                           |              |                                                                                                     |
| RESET      | Reset input               | Input        | Connect to pin Vss.                                                                                 |
| XIN        | Clock input               | Input        | Connect a ceramic resonator or a quartz-crystal                                                     |
|            |                           |              | oscillator between pins XIN and XOUT. When an                                                       |
| Xout       | Clock output              | Output       | external generated clock is input, the clock                                                        |
|            |                           |              | must be input to pin XIN, and pin XOUT must be left open.                                           |
| Ē          | Enable output             | Output       | Open.                                                                                               |
| AVcc, AVss | Analog power source input | _            | Connect pin AVcc to Vcc and pin AVss to Vss.                                                        |
| VREF       | Reference voltage input   | Input        | Connect to pin Vss.                                                                                 |
| P00-P07    | Address input (A0-A7)     | Input        | Input pins for A0-A7 of address.                                                                    |
| P10-P17    | Address input (A8-A15)    | Input        | Input pins for A8–A15 of address. Connect P17 to                                                    |
|            |                           |              | Vcc in 256K mode.                                                                                   |
| P20-P27    | Data input/output (D0-D7) | I/O          | I/O pins for data Do-D7.                                                                            |
| P30-P33    | Input port P3             | Input        | Connect to Vss.                                                                                     |
| P40-P47    | Input port P4             | Input        | Connect to Vss.                                                                                     |
| P50        | Control input             | Input        | P50 functions as PGM input pin in 1M mode.                                                          |
|            |                           |              | Connect to Vcc in 256K mode.                                                                        |
| P51, P52   |                           |              | P51 functions as $\overline{\text{OE}}$ input pin and P52 does as $\overline{\text{CE}}$ input pin. |
| P53-P55    | Input port P5             | Input        | Connect to Vcc.                                                                                     |
| P56        |                           |              | Connect to Vcc in 1M mode or to Vss in 256K mode.                                                   |
| P57        |                           |              | Connect to Vss.                                                                                     |
| P60-P67    | Input port P6             | Input        | Connect to Vss.                                                                                     |
| P70-P77    | Input port P7             | Input        | Connect to Vss.                                                                                     |
| P80-P87    | Input port P8             | Input        | Connect to Vss.                                                                                     |

#### 19.3 1M mode

## 19.3 1M mode

1M mode can perform reading/programming from and to the built-in PROM with the same manner as M5M27C101K. However, there is no device identification code. Accordingly, programming conditions must be set carefully.

Table 19.3.1 lists the pin correspondence with M5M27C101K. Figures 19.3.1 and 19.3.2 show the pin connections in 1M mode.

Table 19.3.1 Pin correspondence with M5M27C101K

|               | M37702E2BXXXFP  | M5M27C101K |  |
|---------------|-----------------|------------|--|
|               | (M37702E2BFP)   |            |  |
|               | M37702E2BFS     |            |  |
| Vcc           | Vcc             | Vcc        |  |
| VPP input     | CNVss, BYTE VPP |            |  |
| Vss           | Vss Vss         |            |  |
| Address input | P0, P1          | A0-A15     |  |
| Data I/O      | P2              | D0-D7      |  |
| CE input      | P52             | CE         |  |
| OE input      | P51             | ŌĒ         |  |
| PGM input     | P50             | PGM        |  |
|               | anno            |            |  |
|               |                 |            |  |



Fig. 19.3.1 Pin connections in 1M mode (1)

#### 19.3 1M mode



Fig. 19.3.2 Pin connections in 1M mode (2)

#### 19.3.1 Read/Program/Erase

Table 19.3.2 lists the built-in PROM state in 1M mode and each mode is described bellow.

#### (1) Read

When pins  $\overline{CE}$  and  $\overline{OE}$  are set to "L" level and an address is input to address input pins, the contents of the built-in PROM can be output from data I/O pins and read.

When pins CE and OE are set to "H" level, data I/O pins enter the floating state.

#### (2) Program (Write)

When pin CE is set to "L" level and pin  $\overline{\text{OE}}$  is set to "H" level and VPP level is applied to pin VPP, programming to the built-in PROM becomes possible.

Input an address to address input pins and supply data to be programmed to data I/O pins in 8-bit parallel. In this condition, when pin  $\overline{PGM}$  is set to "L" level, the data is programmed at the specified address, input address, into the built-in PROM.

#### (3) Erase (Possible only in EPROM version)

The contents of the built-in PROM is erased by exposing the glass window on top of the package to an ultraviolet light which has a wave length of 2537 Angstrom. The light must be 15 J/cm² or more.

Table 19.3.2 Built-in PROM state in 1M mode

| Pin name<br>Mode | CE  | ŌĒ    | PGM | VPP    | Vcc | Data I/O |
|------------------|-----|-------|-----|--------|-----|----------|
| Read-out         | VIL | VIL   | X   | 5 V    | 5 V | Output   |
| Output           | VIL | VIH   | X   | 5 V    | 5 V | Floating |
| disable          | Vih | X     | X   | 5 V    | 5 V | Floating |
| Program          | VIL | ViH   | VIL | 12.5 V | 6 V | Input    |
| Program verify   | VIL | VIL   | VIH | 12.5 V | 6 V | Output   |
| Program disable  | Vih | Vih 🥖 | VIH | 12.5 V | 6 V | Floating |

X: It may be VIL or VIH.

#### 19.3 1M mode

#### 19.3.2 Programming algorithm of 1M mode

Figure 19.3.3 shows the programming algorithm flow chart of 1M mode.

- ① Set Vcc = 6 V, VPP = 12.5 V, and address to  $1C000_{16}$ \*.
- 2 After applying a programming pulse of 0.2 ms, check whether data can be read or not.
- ③ If the data cannot be read, apply a programming pulse of 0.2 ms again.
- 4 Repeat the procedure, which consists of applying a programming pulse of 0.2 ms and read check, until the data can be read. Additionally, record the number of applied pulses ( $\chi$ ) before the data has been read.
- § Apply  $\chi$  pulses (0.2 X  $\chi$  ms) (described in ④) as additional programming pulses.
- ® When this procedure (① to ⑤) is completed, increment the address and repeat the above procedure until the last address is reached.
- ② After programming to the last address, read data when Vcc = VPP = 5 V (or Vcc = VPP = 5.5 V).
- \*: This applies to the M37702E2BFS. Refer to **Table 19.1.1** about each write address of other products.



Fig. 19.3.3 Programming algorithm flow chart of 1M mode

#### 19.3.3 Electrical characteristics of programming algorithm in 1M mode

AC electrical characteristics (Ta = 25 ± 5 °C, Vcc = 6 V ± 0.25 V, VPP = 12.5 ± 0.3 V, unless otherwise noted)

|        | Donomotor                           |      | Limits |      |      |  |
|--------|-------------------------------------|------|--------|------|------|--|
| Symbol | Parameter                           | Min. | Тур.   | Max. | Unit |  |
| tAS    | Address setup time                  | 2    |        |      | μs   |  |
| toes   | OE setup time                       | 2    |        |      | μs   |  |
| tDS    | Data setup time                     | 2    |        |      | μs   |  |
| tAH    | Address hold time                   | 0    |        |      | μs   |  |
| tDH    | Data hold time                      | 2    |        |      | μs   |  |
| tDFP   | Output floating delay time after OE | 0    |        | 130  | ns   |  |
| tvcs   | Vcc setup time                      | 2    |        |      | μs   |  |
| tvps   | VPP setup time                      | 2    |        |      | μs   |  |
| tPW    | PGM pulse width                     | 0.19 | 0.2    | 0.21 | ms   |  |
| topw   | Additional PGM pulse width          | 0.19 |        | 5.25 | ms   |  |
| tces   | CE setup time                       | 2    | 0      |      | μs   |  |
| tOE    | Data delay time after OE            |      |        | 150  | ns   |  |

#### Programming timing diagram



Switching characteristics measuring conditions

- ●Input voltage: VIL = 0.45 V, VIH = 2.4 V
- ●Input signal rise/fall time (10%–90%) : ≤ 20 ns
- ●Reference voltage in timing measurement : Input/output "L" = 0.8 V, "H" = 2 V

#### 19.4 256K mode

# 19.4 256K mode

256K mode can perform reading/programming from and to the built-in PROM with the same manner as M5M27C256K. However, there is no device identification code. Accordingly, programming conditions must be set carefully.

Table 19.4.1 lists the pin correspondence with M5M27C256K. Figures 19.4.1 and 19.4.2 show the pin connections in 256K mode.

Table 19.4.1 Pin correspondence with M5M27C256K

|               | M37702E2BXXXFP | M5M27C256K |
|---------------|----------------|------------|
|               | (M37702E2BFP)  |            |
|               | M37702EHBFS    |            |
| Vcc           | Vcc            | Vcc        |
| VPP input     | CNVss, BYTE    | VPP        |
| Vss           | Vss            | Vss        |
| Address input | P0, P1         | A0-A14     |
| Data I/O      | P2             | D0-D7      |
| CE            | P52            | CE         |
| ŌĒ            | P51            | ŌĒ         |
|               |                |            |
|               | annou          |            |



Fig. 19.4.1 Pin connections in 256K mode (1)

#### 19.4 256K mode



Fig. 19.4.2 Pin connections in 256K mode (2)

#### 19.4.1 Read/Program/Erase

Table 19.4.2 lists the built-in PROM state in 256K mode and each mode is described bellow.

#### (1) Read

When pins  $\overline{\text{CE}}$  and  $\overline{\text{OE}}$  are set to "L" level and an address is input to address input pins, the contents of the built-in PROM can be output from data I/O pins and read.

When pins CE and OE are set to "H" level, data I/O pins enter the floating state.

#### (2) Program (Write)

When pin  $\overline{OE}$  is set to "H" level and VPP level is applied to pin VPP, programming to the built-in PROM becomes possible.

Input an address to address input pins and supply data to be programmed to data I/O pins in 8-bit parallel. In this condition, when pin  $\overline{\text{CE}}$  is set to "L" level, the data is programmed at the specified address, input address, into the built-in PROM.

#### (3) Erase (Possible only in EPROM version)

The contents of the built-in PROM is erased by exposing the glass window on top of the package to an ultraviolet light which has a wave length of 2537 Angstrom. The light must be 15 J/cm² or more.

Table 19.4.2 Built-in PROM state in 256K mode

| Pin name<br>Mode | CE  | ŌĒ  | VPP    | Vcc | Data I/O |
|------------------|-----|-----|--------|-----|----------|
| Read-out         | VIL | VIL | 5 V    | 5 V | Output   |
| Output           | VIL | VIH | 5 V    | 5 V | Floating |
| disable          | VIH | ×   | 5 V    | 5 V | Floating |
| Program          | VIL | ViH | 12.5 V | 6 V | Input    |
| Program verify   | VIH | VIL | 12.5 V | 6 V | Output   |
| Program disable  | VIH | VIH | 12.5 V | 6 V | Floating |

X: It may be VIL or VIH.

#### 19.4 256K mode

#### 19.4.2 Programming algorithm of 256K mode

Figure 19.4.3 shows the programming algorithm flow chart of 256K mode.

- ① Set Vcc = 6 V, VPP = 12.5 V, and address to  $400016^*$ .
- 2 After applying a programming pulse of 1 ms, check whether data can be read or not.
- ③ If the data cannot be read, apply a programming pulse of 1 ms again.
- 4 Repeat the procedure, which consists of applying a programming pulse of 1 ms and read check, until the data can be read. Additionally, record the number of pulses applied ( $\chi$ ) before the data has been read
- 5 Apply three times as many numbers as  $\chi$  pulses (described in 4), that is,  $\upbeta$   $\upbeta$   $\upbeta$  ms as additional programming pulses.
- ® When this procedure (① to ⑤) is completed, increment the address and repeat the above procedure until the last address is reached.
- ② After programming to the last address, read data when Vcc = VPP = 5 V (or Vcc = VPP = 5.5 V).
- \*: This applies to the M37702E2BXXXFP. Refer to **Table 19.1.1** about each write address of other products.



Fig. 19.4.3 Programming algorithm flow chart of 256K mode

## 19.4.3 Electrical characteristics of programming algorithm in 256K mode

## AC electrical characteristics (Ta = $25 \pm 5$ °C, Vcc = $6 \text{ V} \pm 0.25 \text{ V}$ , VPP = $12.5 \pm 0.3 \text{ V}$ , unless otherwise noted)

|        | Dozomstor                           |      | 11.7 |       |      |
|--------|-------------------------------------|------|------|-------|------|
| Symbol | Parameter                           | Min. | Тур. | Max.  | Unit |
| tAS    | Address setup time                  | 2    |      |       | μs   |
| toes   | OE setup time                       | 2    |      |       | μs   |
| tDS    | Data setup time                     | 2    |      |       | μs   |
| tAH    | Address hold time                   | 0    |      |       | μs   |
| tDH    | Data hold time                      | 2    |      |       | μs   |
| tDFP   | Output floating delay time after OE | 0    |      | 130   | ns   |
| tvcs   | Vcc setup time                      | 2    |      |       | μs   |
| tvps   | VPP setup time                      | 2    |      |       | μs   |
| tFPW   | CE initial program pulse width      | 0.95 | 1    | 1.05  | ms   |
| topw   | Additional CE pulse width           | 2.85 |      | 78.75 | ms   |
| tOE    | Data delay time after OE            |      | 0    | 150   | ns   |

#### Programming timing diagram



#### 19.5 Usage precaution

#### 19.5 Usage precaution

The usage precaution of PROM version is described bellow.

#### 19.5.1 Precautions on all PROM versions

When programming to the built-in PROM, high voltage is required. Accordingly, be careful not to apply excessive voltage to the microcomputer. Furthermore, be especially careful during power-on.

#### 19.5.2 Precautions on One time PROM version

One time PROM versions shipped in a blank, of which built-in PROMs are programmed by users, are also provided.

For these microcomputers, a programming test and screening are not performed in the assembly process and the following processes. To improve their reliability after programming, we recommend to program and test as the flow shown in Figure 19.5.1 before use.



Fig. 19.5.1 Programming and test flow for One Time PROM version

#### 19.5.3 Precautions on EPROM version

#### (1) Cover transparent glass window

Cover the transparent glass window with a shield or others during the read mode because exposing to sun light or fluorescent lamp can cause erasing the programmed data.

A shield to cover the transparent window is available from Mitsubishi Electric Corporation. Be careful that the shield does not touch the EPROM lead pins.

#### (2) Erase

Clean the transparent glass before erasing. There is a possibility that fingers' fat and paste disturb the passage of ultraviolet rays and affect badly the erasure capability.

#### (3) Usage

The EPROM version is a tool only for program development, evaluation only, and do not use it for the mass product run.

#### 19.5 Usage precaution

#### 19.5.4 Bus timing and EPROM mode

The PROM versions shown in Tables 19.5.1 and 19.5.2 have the different bus timing from other PROM versions, mask ROM, external ROM versions. Additionally, they can use 256K mode as EPROM mode though its PROM size is 32 Kbytes or less.

Table 19.5.1 PROM versions having peculiar bus timing (16MHz version)

| Bus timing     | $t_{pzx(E-P1Z)}, t_{pzx(E-P2Z)}$      |                                       |  |
|----------------|---------------------------------------|---------------------------------------|--|
| Type name      | $f(X_{IN}) \leq 8 MHz$                | $8MHz < f(X_{IN}) \le 16 MHz$         |  |
| M37702E2AXXXFP | Limits: 50 ns                         | Limits: 25 ns                         |  |
| M37702E2AFS    | Formulas:                             | Formulas:                             |  |
| M37702E4AXXXFP | 1 X 10 <sup>9</sup>                   | 1 X 10 <sup>9</sup>                   |  |
| M37702E4AFS    | $\frac{1}{2 \times f(X_{IN})} - 12.5$ | $\frac{1}{2 \times f(X_{IN})} - 6.25$ |  |

Table 19.5.2 PROM versions having peculiar bus timing (Low voltage version)

| Bus timing     | $t_{pzx(E-P1Z)}, t_{pzx(E-P2Z)}$                  | td(POA - E), td(P1A - E), td(P2A - E),                 |
|----------------|---------------------------------------------------|--------------------------------------------------------|
| Type name      |                                                   | <b>t</b> d(BHE − E), <b>t</b> d(R/W − E)               |
| M37702E2LXXXGP | Limits: 50 ns                                     | Limits: 50 ns                                          |
| M37702E4LXXXFP | Formulas:                                         | Formulas:                                              |
|                | $\frac{1 \times 10^9}{2 \times f(X_{IN})} - 12.5$ | $50 + \frac{1 \times 10^9}{2 \times f(X_{IN})} - 62.5$ |

#### (1) Bus timing

The limits and formulas of the PROM versions having the peculiar bus timing which is different from other PROM versions are shown in Tables 19.5.1 and 19.5.2.

When the user is planning to use the product shown in Tables 19.5.1 and 19.5.2 for evaluation or in early production and replace it later with the mask ROM version, we recommend to use the substitute shown in Table 19.5.3 for evaluation or in early production.

However, the substitute for the low voltage version has the larger ROM and RAM size. Make sure of its memory usage. The substitute for the 16 MHz version has the higher frequency of external clock input. There are no precaution about its operation.

Table 19.5.3 Substitutes

| Type name to be used | Substitute     | Remark                                                           |
|----------------------|----------------|------------------------------------------------------------------|
| M37702E2AXXXFP       | M37702E2BXXXFP | The substitute has the higher frequency of external clock input. |
| M37702E2AFS          | M37702E2BFS    |                                                                  |
| M37702E4AXXXFP       | M37702E4BXXXFP |                                                                  |
| M37702E4AFS          | M37702E4BFS    |                                                                  |
| M37702E2LXXXGP       | M37702E4LXXXGP | The substitute has the larger ROM and RAM size.                  |
| M37702E4LXXXFP       | M37702E6LXXXFP |                                                                  |

#### (2) EPROM mode

The products shown in Table 19.5.1 can use only 256K mode as the EPROM mode. Do not use 1M mode.

#### **MEMORANDUM**



# CHAPTER 20 7703 GROUP

20.1 Description

20.2 Performance overview

20.3 Pin configuration

20.4 Functional description

20.5 Electrical characteristics

20.6 PROM version

# **7703 GROUP**

#### 20.1 Description

This chapter describes the 7703 Group.

The 7703 Group has the same functions as the 7702 Group except for some functions. This chapter mainly describes the differences between the 7703 and 7702 Groups. Refer to the relevant descriptions of the 7702 Group about the common functions.

# 20.1 Description

The 16-bit single-chip microcomputers 7703 Group is suitable for office, business, and industrial equipment controllers that require high-speed processing.

These microcomputers develop with the M37703M2BXXXSP as the base chip. This manual describes the functions about the M37703M2BXXXSP unless there is a specific difference and the M37703M2BXXXSP is referred to as "M37703."





20.2 Performance overview

## 20.2 Performance overview

Table 20.2.1 lists the performance overview of the M37703.

Table 20.2.1 M37703 performance overview

| Paramet                        | ters                           | Functions                                                         |
|--------------------------------|--------------------------------|-------------------------------------------------------------------|
| Number of basic instructions   |                                | 103                                                               |
| Instruction execution time     | M37703M2BXXXSP                 | 160 ns (the minimum instruction at $f(X_{IN}) = 25 \text{ MHz}$ ) |
|                                | M37703M2AXXXSP                 | 250 ns (the minimum instruction at f(X <sub>IN</sub> ) = 16 MHz)  |
| External clock input frequency | M37703M2BXXXSP                 | 25 MHz (maximum)                                                  |
| f(X <sub>IN</sub> )            | M37703M2AXXXSP                 | 16 MHz (maximum)                                                  |
| Memory size                    | ROM                            | 16384 bytes                                                       |
|                                | RAM                            | 512 bytes                                                         |
| Programmable Input/Output      | P0, P1, P2, P5                 | 8 bits X 4                                                        |
| ports                          | P8                             | 6 bits X 1                                                        |
|                                | P4, P6, P7                     | 4 bits X 3                                                        |
|                                | P3                             | 3 bits X 1                                                        |
| Multifunction timers           | TA0-TA4                        | 16 bits X 5; With I/O functionX 4                                 |
|                                | TB0-TB2                        | 16 bits X 3; With Input functionX 1                               |
| Serial I/O                     | UARTO, UART1                   | UART X 2 (UARTO also as clock synchronous                         |
|                                |                                | serial I/O)                                                       |
| A-D converter                  |                                | 8-bit successive approximation method X 1 (4 channels)            |
| Watchdog timer                 |                                | 12 bits X 1                                                       |
| Interrupts                     |                                | 3 external, 16 internal (priority levels 0 to 7 can               |
|                                |                                | be set for each interrupt with software)                          |
| Clock generating circuit       |                                | Built-in (externally connected to a ceramic                       |
|                                |                                | resonator or a quartz-crystal oscillator)                         |
| Supply voltage                 |                                | 5 V ±10 %                                                         |
| Power dissipation              |                                | 95 mW (at f(X <sub>IN</sub> ) = 25 MHz frequency, typ.)           |
| Port Input/Output              | Input/Output withstand voltage | 5 V                                                               |
| characteristics                | Output current                 | 5 mA                                                              |
| Memory expansion               |                                | Maximum 16 Mbytes                                                 |
| Operating temperature range    |                                | -20°C to 85°C                                                     |
| Device structure               |                                | CMOS high-performance silicon gate process                        |
| Package                        |                                | 80-pin plastic molded SDIP                                        |

## 20.3 Pin configuration

## 20.3 Pin configuration

Figure 20.3.1 shows the M37703M2BXXXSP pin configuration.



Fig. 20.3.1 M37703M2BXXXSP pin configuration (top view)

## 20.4 Functional description

The M37703 has the same internal circuit as the M37702. The control registers in the SFR area and the memory assignment are also the same. However, part of the M37703 functions varies from the M37702's, because the number of M37703's pins is 64 pins.

Table 20.4.1 lists the differences between the M37703 and M37702.

This paragraph describes the differences from the M37702. Refer to the relevant functional descriptions of the M37702 about others.

Table 20.4.1 Differences between the M37703 and M37702

| Parameters            | M37703M2BXXXSP                                          | M37702M2BXXXFP                                              |
|-----------------------|---------------------------------------------------------|-------------------------------------------------------------|
| Programmable I/O port | 53 (In single-chip mode)                                | 68 (In single-chip mode)                                    |
| Port P0               | 8 bits                                                  | 8 bits                                                      |
| Port P1               | 8 bits                                                  | 8 bits                                                      |
| Port P2               | 8 bits                                                  | 8 bits                                                      |
| Port P3               | 3 bits; Without P3 <sub>3</sub> /HLDA pin               | 4 bits                                                      |
| Port P4               | 4 bits; Without P43 to P46 pins                         | 8 bits                                                      |
| Port P5               | 8 bits                                                  | 8 bits                                                      |
| Port P6               | 4 bits; Without P60, P61, P66, and P67 pins             | 8 bits                                                      |
| Port P7               | 4 bits; Without P7 <sub>3</sub> to P7 <sub>6</sub> pins | 8 bits                                                      |
| Port P8               | 6 bits; Without P8₄ and P8₅ pins                        | 8 bits                                                      |
| Timer                 | 16 bits X 8                                             | 16 bits X 8                                                 |
| TA0                   | With timer I/O pins: Input pin (TAin), Output           | With timer I/O pins: Input pin (TAj <sub>IN</sub> ); Output |
| TA1                   | pin (ΤΑίουτ) (i = 0 to 3)                               | pin (ТАjоuт) (j = 0 to 4)                                   |
| TA2                   |                                                         |                                                             |
| TA3                   |                                                         |                                                             |
| TA4                   | Internal timer; Without I/O pins                        |                                                             |
| TB0                   | With timer input pin (TB0 <sub>IN</sub> )               | With timer input pins: Input pin (TBk <sub>IN</sub> ) (k    |
| TB1                   | Internal timer; Without I/O pins                        | = 0 to 2)                                                   |
| TB2                   |                                                         |                                                             |
| Serial I/O            | 2                                                       | 2                                                           |
| UART0                 | Clock synchronous or Clock asynchronous                 | Clock synchronous or Clock asynchronous                     |
| UART1                 | Clock asynchronous                                      | Clock synchronous or Clock asynchronous                     |
| A-D converter         | Resolution 8 bits X 1                                   | Resolution 8 bits X 1                                       |
|                       | Analog input pin 4 channels: ANo, AN1, AN2,             | Analog input pin 8 channels: ANo to ANo                     |
|                       | AN7 pins; Without AN3 to AN6 pins)                      | pins                                                        |
| Package               | 64-pin plastic molded SDIP; 64P4B                       | 80-pin plastic molded QFP; 80P6N-A                          |

## 20.4 Functional description

#### 20.4.1 I/O pin

The M37703 does not have the following pins of the M37702:

- •Port P3₃
- •Ports P43 to P46
- •Ports P60, P61, P66, P67
- •Ports P7₃ to P76
- •Ports P84, P85

#### (1) Port direction register

Fix the bits of port Pi (i = 3, 4, 6, 7, 8) direction register which do not have the corresponding pins to "1." All products of the M37703 need this procedure. Do it regardless of the product type and the used mode.

All bits of port Pi direction register are cleared to "0" after reset. Accordingly, follow the procedure shown by Figure 20.4.1 in the initial setting program after reset. Do not write "0" after that to the bits to be fixed to "1."

Paragraph "1.3.1 Example for processing unused pins" explains the examples when there are pins, however, those pins are not used. The above explanation is independent of that example explanation.

#### (2) Memory expansion and Microprocessor modes

The M37703 does not have the HLDA pin, so that the HLDA signal cannot be used in those modes.

•Be sure to set "1" to the bit indicated by using "1". Though these bits do not have the corresponding pins, follow the above procedure. The above procedure is necessary whether or not other programmable I/O ports are used.



- **Notes 1**: When executing the instruction to write to bits 4 to 7 of Port P3 direction register, the value cannot be written into them.
  - When reading to those bits, "0" is read.
  - 2: The bits which are not indicated by using "1" and bits 4 to 7 of Port P3 direction register function as a programmable I/O port. Just as in ports P0–P2 and P5, set "0" when using as an input port, and set "1" when using as an output port.

Fig. 20.4.1 Procedure of port Pi (i = 3, 4, 6, 7, 8) direction register

#### 20.4 Functional description

#### 20.4.2 Timer A

The M37703 does not have the I/O functions of Timer A4. It can be used only in the timer mode. Fix bits 5 to 0 of the timer A4 mode register to "0000002."

Figure 20.4.2 shows the structure of the timer A4 mode register.



Fig. 20.4.2 Structure of timer A4 mode register

#### 20.4.3 Timer B

The M37703 does not have the input functions of Timers B1 and B2. They can be used only in the timer mode. Fix bits 1 and 0 of the timer B1 and B2 mode registers to "002."

Figure 20.4.3 shows the structure of the timer B1 and B2 mode registers.



Fig. 20.4.3 Structure of timer B1 and B2 mode registers

# **7703 GROUP**

## 20.4 Functional description

#### 20.4.4 Serial I/O

The M37703's UART1 can be used only in the clock asynchronous serial I/O mode, UART mode. It cannot be used in the clock synchronous serial I/O mode. Do not set the serial I/O mode select bits (bits 2 to 0 at address  $38_{16}$ ) to "0012" to select the clock synchronous serial I/O mode.

Figure 20.4.4 shows the structure of the UART1 transmit/receive mode register.

#### (1) CLK<sub>1</sub> pin

The M37703 does not have the  $CLK_1$  pin. Set the internal/external clock select bit (bit 3 at address  $38_{16}$ ) to "0" to select the internal clock.



Fig. 20.4.4 Structure of UART1 transmit/receive mode register

#### (2) CTS<sub>1</sub>/RTS<sub>1</sub> pin

The M37703 does not have the CTS $_1/RTS_1$  pin. Fix the CTS $_1/RTS_2$  select bit (bit 2 at address 3C $_16$ ) to "1".

Figure 20.4.5 shows the structure of the UART1 transmit/receive control register 0 and Figure 20.4.6 shows the structure of the port P8 direction register when using UART1.



Fig. 20.4.5 Structure of UART1 transmit/receive control register 0



Fig. 20.4.6 Structure of port P8 direction register when using UART1

# **7703 GROUP**

## 20.4 Functional description

#### 20.4.5 A-D converter

The M37703's analog inputs are 4 channels: ANo to AN2 and AN7.

#### (1) One-shot and Repeat modes

Set the analog input select bits (bits 2 to 0 at address  $1E_{16}$ ) to one of "0002", "0012", "0102" and "1112." Set the bits of the port P7 direction register which do not have pins corresponding to analog inputs AN<sub>3</sub> to AN<sub>6</sub> to "1" to make them output mode.

Figure 20.4.7 shows the structure of the A-D control register and Figure 20.4.8 shows the structure of the port P7 direction register when using A-D converter.

#### (2) Single sweep and Repeat sweep modes

Set the bits of the port P7 direction register corresponding to  $AN_0$  to  $AN_2$  and  $AN_7$  pins to "0" to make them input mode.

Set the bits of the port P7 direction register which do not have pins corresponding to analog inputs  $AN_3$  to  $AN_6$  to "1" to make them output mode. The A-D register contents corresponding to analog inputs  $AN_3$  to  $AN_6$ , which do not have their pins, become undefined.



Fig. 20.4.7 Structure of A-D control register

| 1 1 1 1 1   1   1   1   1   1   1   1 | Port F | P7 direction register (Addres | ss 11 <sub>16</sub> )                                                                                                             |          |    |
|---------------------------------------|--------|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|----------|----|
|                                       | Bit    | Corresponding bit name        | Functions                                                                                                                         | At reset | RW |
|                                       | 0      | ANo pin                       | 0: Input mode                                                                                                                     | 0        | RW |
|                                       | 1      | AN1 pin                       | 1: Output mode When using these pins as A-D                                                                                       | 0        | RW |
|                                       | 2      | AN2 pin                       | converter's input pins, set the corresponding bits to "0."                                                                        | 0        | RW |
|                                       | 3      | Fix these bits to "1."        |                                                                                                                                   | 0        | RW |
|                                       | 4      |                               |                                                                                                                                   |          |    |
|                                       | 5      |                               |                                                                                                                                   | 0        | RW |
|                                       | 6      |                               |                                                                                                                                   | 0        | RW |
| į                                     | 7      | AN7 pin/ADTRG pin             | 0: Input mode 1: Output mode When using this pin as A-D converter's input pin or external trigger input pin, set this bit to "0." | 0        | RW |

Fig. 20.4.8 Structure of the port P7 direction register when using A-D converter

# **7703 GROUP**

#### 20.5 Electrical characteristics

#### 20.5 Electrical characteristics

The M37703 electrical characteristics is the same as the M37702's except for the absolute maximum ratings shown in Table 20.5.1 and the parameters of not existing pins of the M37703.

Refer to "Chapter 15. ELECTRICAL CHARACTERISTICS."

Additionally, the M37703 standard characteristics is the same as the M37702's and refer to "Chapter 16. STANDARD CHARACTERISTICS."

Table 20.5.1 Absolute maximum ratings

| Symbol | Parameter         | Conditions | Ratings | Unit |
|--------|-------------------|------------|---------|------|
| Pd     | Power dissipation | Ta = 25 °C | 1000    | mW   |

Note: The electrical characteristics except above is the same as the M37702's.



#### 20.6 PROM version

In the PROM version, programming to the built-in PROM can be performed by using a general-purpose PROM programmer and a programming adapter, which is suitable for the used microcomputer.

The PROM version of M37703 is the one time PROM version. Programming to the PROM can be performed once in this version.

The one time PROM version has the same functions as the mask ROM version except that the former has a built-in PROM. Table 20.6.1 lists the write address of PROM version.

The M37703 does not have the EPROM version. Use the EPROM version of M37702 with a pitch converter for the M37703 evaluation.

Table 20.6.1 Write address of PROM version

| Type name               | PROM size | RAM size | Write address                              |                                          |  |  |
|-------------------------|-----------|----------|--------------------------------------------|------------------------------------------|--|--|
|                         | (Byte)    | (Byte)   | 1M mode                                    | 256K mode                                |  |  |
| M37703E2BXXXSP          | 16K       | 512      | 1C000 <sub>16</sub> to 1FFFF <sub>16</sub> | 4000 <sub>16</sub> to 7FFF <sub>16</sub> |  |  |
| M37703E2AXXXSP (Note 1) |           |          |                                            |                                          |  |  |
| M37703E4BXXXSP          | 32K       | 2048     | 18000 <sub>16</sub> to 1FFFF <sub>16</sub> | 0000 <sub>16</sub> to 7FFF <sub>16</sub> |  |  |
| M37703E4AXXXSP (Note 1) |           |          |                                            |                                          |  |  |

Notes 1: Refer also to section "20.6.2 Bus timing and EPROM mode."

2: A blank product of the one time PROM version does not have the ROM number, which is printed on the XXX position. For example, M37703E2BSP.

#### 20.6.1 EPROM mode

The EPROM mode of M37703 is the same as the M37702's. Refer to section "19.2 EPROM mode." The pin connections vary from the M37702's. Figure 20.6.1 shows the pin connections in EPROM mode.

#### 20.6 PROM version



Fig. 20.6.1 Pin connections in EPROM mode

#### 20.6.2 Bus timing and EPROM mode

The PROM versions shown in Table 20.6.2 have the different bus timing from other PROM versions, mask ROM, external ROM versions. Additionally, they can use only 256K mode as the EPROM mode though its PROM size is 32 Kbytes or less.

Table 20.6.2 PROM versions having peculiar bus timing

| Bus timing     | t <sub>pzx(E - P12</sub>                          | Z), <b>t</b> pzx(E - P2Z)                         |
|----------------|---------------------------------------------------|---------------------------------------------------|
| Type name      | $f(X_{IN}) \leq 8 MHz$                            | $8MHz < f(X_{IN}) \le 16 MHz$                     |
| M37703E2AXXXSP | Limits: 50 ns                                     | Limits: 25 ns                                     |
| M37703E4AXXXSP | Formulas:                                         | Formulas:                                         |
|                | $\frac{1 \times 10^9}{2 \times f(X_{IN})} - 12.5$ | $\frac{1 \times 10^9}{2 \times f(X_{IN})} - 6.25$ |

#### (1) Bus timing

The limits and formulas of the PROM versions having the peculiar bus timing which is different from other PROM versions are shown in Table 20.6.2.

When the user is planning to use the product shown in Table 20.6.2 for evaluation or in early production and replace it later with the mask ROM version, we recommend to use the substitute shown in Table 20.6.3 for evaluation or in early production.

However, the substitute version has the higher frequency of external clock input. There are no precaution about its operation.

#### Table 20.6.3 Substitutes

| Type name to be used | Substitute     | Remark                                                          |
|----------------------|----------------|-----------------------------------------------------------------|
| M37703E2AXXXSP       | M37703E2BXXXSP | The substitute has the higher frequency of external clock input |
| M37703E4AXXXSP       | M37703E4BXXXSP |                                                                 |

#### (2) EPROM mode

The products shown in Table 20.6.2 can use only 256K mode as the EPROM mode. Do not use 1M mode.

## **MEMORANDUM**





Appendix 1. Memory assignment

Appendix 2. Memory assignment in SFR area

Appendix 3. Control registers

Appendix 4. Package outlines

Appendix 5. Countermeasures against noise

Appendix 6. Q&A

Appendix 7. Hexadecimal instruction code table

Appendix 8. Machine instructions

## Appendix 1. Memory assignment

# **Appendix 1. Memory assignment**

Figure 1 to Figure 5 show the memory assignment of the M37702 and the M37703 in each processor mode. Refer to the memory assignment whose type name show suitable memory type and memory size.

#### M37702M2BXXXFP



Fig. 1 Memory assignment during single-chip mode (1)



Fig. 2 Memory assignment during single-chip mode (2)



Fig. 3 Memory assignment during memory expansion mode (1)



Fig. 4 Memory assignment during memory expansion mode (2)

## **Appendix 1. Memory assignment**



Fig. 5 Memory assignment during microprocessor mode

# Appendix 2. Memory assignment in SFR area

Figures 6 to 9 show the memory assignment in SFR area.

The significations which are used in Figures 6 to 9 is described below.

#### Access characteristics

RW: It is possible to read the bit state at reading. The written value becomes valid data.

RO: It is possible to read the bit state at reading. The written value becomes invalid.

WO: The written value becomes valid data. It is impossible to read the bit state.

: Nothing is assigned. It is impossible to read the bit state. The written value is ignored.

## State immediately after a reset

0: "0" immediately after a reset.

1: "1" immediately after a reset.

?: Undefined immediately after a reset.

0 : Always "0" at reading

: Always undefined at reading

: "0" immediately after a reset. Fix this bit to "0."



Fig. 6 Memory assignment in SFR area (1)

# **APPENDIX**

# Appendix 2. Memory assignment in SFR area

| Address                              | Register name                       | b7             | Access | charact | eristi | ics<br>b0   | b        | Sta      | ate ii | nme | diat | ely a    | after | a re | eset<br>b0 |
|--------------------------------------|-------------------------------------|----------------|--------|---------|--------|-------------|----------|----------|--------|-----|------|----------|-------|------|------------|
| 2016                                 | A-D register 0                      |                |        | RO      |        |             | ſ        |          |        |     | •    | ?        |       |      |            |
| 2116                                 |                                     |                |        |         |        |             |          |          |        |     | •    | ?        |       |      |            |
| 2216                                 | A-D register 1                      |                |        | RO      |        |             | L        |          |        |     |      | ?        |       |      |            |
| 2316                                 |                                     |                |        |         |        |             |          |          |        |     |      | ?        |       |      |            |
| 2416                                 | A-D register 2                      |                |        | RO      |        |             | L        | _        |        |     |      | ?        |       |      | _          |
| 2516                                 |                                     |                |        |         |        |             |          |          |        |     |      | ?        |       |      |            |
| 2616                                 | A-D register 3                      |                |        | RO      |        |             | H        |          |        |     |      | ?        |       |      |            |
| 2716                                 | A.D. sa states 4                    |                |        | DO.     |        |             | -        |          |        |     |      | ?        |       |      |            |
| 2816<br>2916                         | A-D register 4                      |                |        | RO      |        |             | Н        |          |        |     |      | ?        |       |      |            |
| 2A16                                 | A-D register 5                      |                |        | RO      |        |             |          |          |        |     |      | :<br>?   |       |      |            |
| 2B16                                 | A-D register 3                      |                |        | 1.0     |        |             |          |          |        |     |      | :<br>?   |       |      |            |
| 2C16                                 | A-D register 6                      |                |        | RO      |        |             |          |          |        |     |      | ?        |       |      |            |
| 2D16                                 |                                     |                |        | -       |        |             |          | 100      |        |     | ,    | ?        |       |      |            |
| 2E16                                 | A-D register 7                      |                |        | RO      |        |             | -        | 1        | J      |     | ,    | ?        |       |      | $\neg$     |
| 2F16                                 |                                     |                |        |         |        |             |          | 16       |        |     | ,    | ?        |       |      |            |
| 30 <sub>16</sub> UART0               | transmit/receive mode register      |                |        | RW      |        | 1/20        | 7        | 9        |        |     | 00   |          |       |      |            |
|                                      | ART0 baud rate register             | <u> </u>       |        | WO      |        |             | <b>"</b> |          |        |     |      | ?        |       |      |            |
| 3216 UART                            | 0 transmit buffer register          |                |        | WO      | 4      |             |          |          |        |     |      | ?        |       |      |            |
| 3316                                 | -                                   |                | -      | DA      |        | WO          | - 1      |          | _      |     |      | ?        |       |      |            |
|                                      | transmit/receive control register 0 |                |        | RO      |        | RW<br>RO RW |          | ?        | ?      | ?   | ?    | 1        | 0     | 0    | 0          |
| 3516 UARTO                           | transmit/receive control register 1 | / <del> </del> | RO     | RO      | KVV    | KUKW        | -        | U        | U      | 0   |      | <u>0</u> | 0     | '    |            |
| 3716 U/                              | ART0 receive buffer register        |                |        | RU      |        | RO          | H        | 0        | 0      | 0   | 0    | 0        | 0     | 0    | ?          |
|                                      | 1 transmit/receive mode register    |                |        | RW      |        |             | H        | <u> </u> | 3      | J   | 00   |          | J     |      |            |
|                                      | UART1 baud rate register            | 4              |        | WO      |        |             |          |          |        |     |      | ?        |       |      |            |
| 2140                                 | T1 transmit buffer register         |                |        | WO      |        |             |          |          |        |     | •    | ?        |       |      |            |
| 3B16                                 | Ti transmit buner register          | (O)            |        |         |        | WO          |          |          |        |     | •    | ?        |       |      |            |
| 3C <sub>16</sub> UART1               | transmit/receive control register 0 |                |        | RO      |        | RW          |          | ?        | ?      | ?   | ?    | 1        | 0     | 0    | 0          |
|                                      | transmit/receive control register 1 | /              | RO     |         | RW     | RO RW       | L        | 0        | 0      | 0   | 0    | 0        | 0     | 1    | 0          |
| 3E <sub>16</sub><br>3F <sub>16</sub> | UART1 receive buffer register       |                |        | RO      |        | RO          |          | 0        | 0      | 0   | 0    | ?        | 0     | 0    | ?          |

Fig. 7 Memory assignment in SFR area (2)

| Address      | Register name           | Access of | characteristics b0 | b | State immediately after a rese |
|--------------|-------------------------|-----------|--------------------|---|--------------------------------|
| 4016         | Count start register    |           | RW                 | Γ | 0016                           |
| <b>41</b> 16 |                         |           |                    |   | ?                              |
| 4216         | One-shot start register |           | WO                 |   | ? 0 0 0 0 0                    |
| 4316         |                         |           |                    |   | ?                              |
| 4416         | Up-down register        | WO        | RW                 |   | 0 0 0 0 0 0 0 0                |
| 4516         |                         |           |                    |   | ?                              |
| <b>46</b> 16 | Timer A0 register       |           | *1                 |   | ?                              |
| 4716         | Timer Au register       |           | <b>*</b> 1         |   | ?                              |
| 4816         | Timer A1 register       |           | <b>*</b> 1         |   | ?                              |
| 4916         | Timer AT register       |           | <b>*</b> 1         |   | ?                              |
| 4A16         | Timer A2 register       |           | <b>*</b> 1         |   | ?                              |
| 4B16         | Timer Az register       |           | <b>*</b> 1         | L | ?                              |
| 4C16         | Timer A3 register       |           | <b>*</b> 1         | L | ?                              |
| 4D16         | Timer As register       |           | <b>*</b> 1         | L | ?                              |
| 4E16         | Timer A4 register       |           | <b>*</b> 1         |   | ?                              |
| 4F16         | Timer 74 register       |           | <b>*</b> 1         |   | ?                              |
| 5016         | Timer B0 register       |           | *2                 |   | ?                              |
| 5116         | Timer bo register       |           | *2                 | • | ?                              |
| 5216         | Timer B1 register       |           | *2                 | L | ?                              |
| 5316         | Timor B1 register       |           | *2                 | L | ?                              |
| 5416         | Timer B2 register       |           | *2                 | L | ?                              |
| 5516         | -                       |           | *2                 | L | ?                              |
| <b>56</b> 16 | Timer A0 mode register  |           | RW                 | _ | 0016                           |
| <b>57</b> 16 | Timer A1 mode register  |           | RW                 | L | 0016                           |
| 5816         | Timer A2 mode register  |           | RW                 | L | 0016                           |
| 5916         | Timer A3 mode register  |           | RW                 | _ | 0016                           |
| 5A16         | Timer A4 mode register  |           | RW                 | - | 0016                           |
| 5B16         | Timer B0 mode register  | RW *3     | RW                 | - | 0 0 ? ? 0 0 0 0                |
| 5C16         | Timer B1 mode register  | RW *3     | RW                 |   | 0 0 ? ? 0 0 0 0                |
| 5D16         | Timer B2 mode register  | RW   *3   | RW                 |   | 0 0 ? ? 0 0 0 0                |
| 5E16         | Processor mode register | RW        | WO RW *4 RW        |   | 0 0 0 0 0 *4 0                 |
| 5F16         | •                       |           |                    |   | ?                              |

- \*1: The access characteristics at addresses 4616 to 4F16 varies according to Timer A's operating mode. (Refer to "Chapter 5. TIMER A.")
- \*2: The access characteristics at addresses 5016 to 5516 varies according to Timer B's operating mode. (Refer to "Chapter 6. TIMER B.")
- \*3: The access characteristics of bit 5 at addresses 5B16 to 5D16 varies according to Timer B's operating mode. (Refer to "Chapter 6. TIMER B.")
- \*4: The access characteristics of bit 1 at address 5E16 and its state immediately after a reset vary according to the voltage level supplied to the CNVss pin. (Refer to section "2.5 Processor modes.")

Fig. 8 Memory assignment in SFR area (3)

# **APPENDIX**

# Appendix 2. Memory assignment in SFR area

| Addres                         | s Register name                                                         | b7 | Acces | s cha | racteris | b0    |   | State i | mme | uiate | <del>c</del> iy a | iitei | a i <del>c</del> | sei<br>b |
|--------------------------------|-------------------------------------------------------------------------|----|-------|-------|----------|-------|---|---------|-----|-------|-------------------|-------|------------------|----------|
| 6016                           | Watchdog timer register                                                 |    |       | *5    | 5        |       |   |         |     | ? (N  | ote)              |       |                  |          |
| <b>61</b> 16 V                 | Vatchdog timer frequency select register                                |    |       |       |          | RW    |   |         |     | ?     |                   |       |                  | 0        |
| 6216                           |                                                                         |    |       |       |          |       |   |         |     |       | ?                 |       |                  |          |
| 6316                           |                                                                         |    |       |       |          |       |   |         |     |       | ?                 |       |                  |          |
| <b>64</b> 16                   |                                                                         |    |       |       |          |       |   |         |     |       | ?                 |       |                  |          |
| <b>65</b> 16                   |                                                                         |    |       |       |          |       |   |         |     | 1     | ?                 |       |                  |          |
| <b>66</b> 16                   |                                                                         |    |       |       |          |       |   |         |     |       | ?                 |       |                  |          |
| <b>67</b> 16                   |                                                                         |    |       |       |          |       |   |         |     |       | ?                 |       |                  |          |
| <b>68</b> 16                   |                                                                         |    |       |       |          |       |   |         |     |       | ?                 |       |                  |          |
| <b>69</b> 16                   |                                                                         |    |       |       |          |       |   |         |     |       | ?                 |       |                  |          |
| 6 <b>A</b> 16                  |                                                                         |    |       |       |          |       |   |         |     |       | ?                 |       |                  |          |
| 6B16                           |                                                                         |    |       |       |          |       |   |         |     |       | ?                 |       |                  |          |
| 6 <b>C</b> 16                  |                                                                         |    |       |       |          |       |   |         |     |       | ?                 |       |                  |          |
| 6D16                           |                                                                         |    |       |       |          |       |   |         |     |       | ?                 |       |                  |          |
| 6 <b>E</b> 16                  |                                                                         |    |       |       |          | 4     |   |         |     |       | ?                 |       |                  |          |
| <b>6F</b> 16                   |                                                                         |    |       |       |          |       | 4 | 9       |     |       | ?                 |       |                  |          |
|                                | A-D conversion interrupt control register                               |    |       |       |          | W     |   |         | ?   |       | 0                 | 0     | 0                | (        |
|                                | UART0 transmit interrupt control register                               |    |       |       |          | W     |   |         | ?   |       | 0                 | 0     | 0                | (        |
| 7216                           | UART0 receive interrupt control register                                |    |       |       |          | W     |   |         | ?   |       | 0                 | 0     | 0                | (        |
|                                | UART1 transmit interrupt control register                               |    |       |       | _        | W     |   |         | ?   |       | 0                 | 0     | 0                | (        |
| <b>74</b> 16                   | UART1 receive interrupt control register                                |    |       | 100   |          | W     | - |         | ?   |       | 0                 | 0     | 0                | (        |
| <b>75</b> 16                   | Timer A0 interrupt control register                                     |    |       |       | _        | W     |   |         | ?   |       | 0                 | 0     | 0                | (        |
| <b>76</b> 16                   | Timer A1 interrupt control register                                     |    |       |       |          | W     |   |         | ?   |       | 0                 | 0     | 0                | (        |
| 7716                           | Timer A2 interrupt control register                                     |    |       |       |          | W     |   |         | ?   |       | -                 | 0     | 0                | (        |
| 7816<br>7046                   | Timer A4 interrupt control register                                     |    |       |       |          | .W    |   |         | ?   |       | 0                 | 0     | 0                | (        |
| 7916<br>7A16                   | Timer A4 interrupt control register Timer B0 interrupt control register | 1  |       |       |          | W     | - |         | ?   |       | 0                 | 0     | 0                | (        |
| 7A16<br>7B16                   | Timer B1 interrupt control register                                     |    |       |       |          | W     | - |         | ?   |       | 0                 | 0     | 0                | (        |
| 7 <b>D</b> 16<br>7 <b>C</b> 16 | Timer B2 interrupt control register                                     |    |       |       |          | .W    |   |         | ?   |       | 0                 | 0     | 0                | (        |
| 7016<br>7D16                   | INTo interrupt control register                                         |    |       |       | RW       | . v v | ł | ?       | 0   | 0     | 0                 | 0     | 0                | (        |
| 7E16                           | INT1 interrupt control register                                         |    |       |       | RW       |       |   | ?       | 0   | 0     | 0                 | 0     | 0                | (        |
| 7 <b>F</b> 16                  | INT2 interrupt control register                                         |    |       |       | RW       |       | ł | ?       | 0   | 0     | 0                 | 0     | 0                | (        |

\*5 : By writing dummy data to address 6016, a value "FFF16" is set to the watchdog timer. The dummy data is not retained anywhere.

Note: A value "FFF16" is set to the watchdog timer. (Refer to "Chapter 9. WATCHDOG TIMER.")

Fig. 9 Memory assignment in SFR area (4)

## Appendix 3. Control registers

# Appendix 3. Control registers

The register structure of each control register assignment in the SFR area are shown on the following pages. The view of the register structure is described below.



1 : Set to "1" at writing.

X : This bit is not used in the specific mode or state. It may be either "0" or "1."

: Nothing is assigned.

**\***2

0 : "0" immediately after a reset. : "1" immediately after a reset. 1

Undefined : Undefined immediately after a reset.

\*3

: It is possible to read the bit state at reading. The written value becomes valid data. RW

RO : It is possible to read the bit state at reading. The written value becomes invalid. Accordingly, the written value may be either "0" or "1."

WO : The written value becomes valid data. It is impossible to read the bit state. The value is undefined at reading. However, the bit with the commentaries of "The value is "0" at reading" in the functions column or the notes is always "0" at reading.(See \*4 above.)

: It is impossible to read the bit state. The value is undefined at reading. However, the bit with the commentaries of "The value is "0" at reading" in the functions column or the notes is always "0" at reading.(See \*4 above.)

The written value becomes invalid. Accordingly, the written value may be "0" or "1."

#### Port Pi register



Note: Bits 7 to 4 of the port P3 register cannot be written (they may be either "0" or "1") and are fixed to "0" at reading.

## Port Pi direction register



Notes 1: Bits 7 to 4 of the port P3 direction register cannot be written (they may be either "0" or "1") and are fixed to "0" at reading.

2: In the memory expansion mode or the microprocessor mode, fix bits 0 and 1 of the port P4 direction register to "0."

7703 Group

Fix the following bits which do not have the corresponding pin to "1."

- Bit 3 of port P3 direction register
- Bits 3 to 6 of port P4 direction register
- Bits 0, 1, 6, and 7 of port P6 direction register
- Bits 3 to 6 of port P7 direction register
- Bits 4 and 5 of port P8 direction register

| Bit           | b7              | b6              | b5  | b4              | b3  | b2              | b1  | b0              |
|---------------|-----------------|-----------------|-----|-----------------|-----|-----------------|-----|-----------------|
| Corresponding | Pi <sub>7</sub> | Pi <sub>6</sub> | Pi₅ | Pi <sub>4</sub> | Рiз | Pi <sub>2</sub> | Pi₁ | Pi <sub>0</sub> |

# A-D control register



Notes 1: These bits are ignored in the single sweep and repeat sweep mode. (They may be either "0" or "1.")

- 2: When selecting an external trigger, the AN7 pin cannot be used as an analog input pin.
- 3: Writing to each bit (except bit 6) of the A-D control register must be performed while the A-D converter halts.

## A-D sweep pin select register



Notes 1: These bits are invalid in the one-shot and repeat modes. (They may be either "0" or "1")

- 2: When selecting an external trigger, the AN7 pin cannot be used as an analog input pin.
- 3: Writing to each bit of the A-D sweep pin select register must be performed while the A-D converter halts.

## A-D register i



## **UARTi** transmit/receive mode register



Note: Bits 4 to 6 are ignored in the clock synchronous serial I/O mode. (They may be either "0" or "1.") Additionally, fix bit 7 to "0."

## UARTi baud rate register (BRGi)



## **UARTi transmit buffer register**



# UARTi transmit/receive control register 0



# **UARTi transmit/receive control register 1**

|                                       |     | ransmit/receive control register ransmit/receive control register |                                                                                                  |          |    |
|---------------------------------------|-----|-------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|----------|----|
|                                       | Bit | Bit name                                                          | Functions                                                                                        | At reset | RW |
|                                       | 0   | Transmit enable bit                                               | 0 : Transmission disabled<br>1 : Transmission enabled                                            | 0        | RW |
|                                       | 1   | Transmit buffer empty flag                                        | Data present in transmit buffer register.     No data present in transmit buffer register.       | 1        | RO |
|                                       | 2   | Receive enable bit                                                | 0 : Reception disabled<br>1 : Reception enabled                                                  | 0        | RW |
| \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | 3   | Receive complete flag                                             | O : No data present in receive buffer register.     1 : Data present in receive buffer register. | 0        | RO |
| 4                                     | 4   | Overrun error flag (Note 1)                                       | 0 : No overrun error<br>1 : Overrun error detected                                               | 0        | RO |
|                                       | 5   | Framing error flag (Notes 1, 2) (Valid in UART mode)              | 0 : No framing error<br>1 : Framing error detected                                               | 0        | RO |
| <u> </u>                              | 6   | Parity error flag (Notes 1, 2) (Valid in UART mode)               | 0 : No parity error<br>1 : Parity error detected                                                 | 0        | RO |
| <u> </u>                              | 7   | Error sum flag (Notes 1, 2) (Valid in UART mode)                  | 0 : No error<br>1 : Error detected                                                               | 0        | RO |

Notes 1: Bits 7 to 4 are cleared to "0" when clearing the receive enable bit to "0" or when reading the low-order byte of the UARTi receive buffer register (addresses 36<sub>16</sub>, 3E<sub>16</sub>) out.

2: Bits 5 to 7 are ignored in the clock synchronous serial I/O mode.

# UARTi receive buffer register



## Count start register



## One-shot start register



## **Up-down register**



Note: Use the LDM or STA instruction when writing to bits 5 to 7.

## Timer Ai register



## Timer Ai mode register



## **Timer Mode**

| b7 b6 b5 b4 b3 b2 b1 b0 0 0 | Timer | Ai mode register (i = 0 to 4) (A     | ddresses 5616 to 5A16)                                                                                                                                  |          |    |
|-----------------------------|-------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----|
|                             | Bit   | Bit name                             | Functions                                                                                                                                               | At reset | RW |
|                             | 0     | Operating mode select bits           | 0 0 : Timer mode                                                                                                                                        | 0        | RW |
|                             | 1     |                                      |                                                                                                                                                         | 0        | RW |
|                             | 2     | Pulse output function select bit     | 0 : No pulse output (ΤΑίουτ pin functions as a programmable I/O port.)  1 : Pulse output (ΤΑίουτ pin functions as a pulse output pin.)                  | 0        | RW |
|                             | 3     | Gate function select bits            | 0 0 : No gate function<br>0 1 : (TAin pin functions as a programmable I/O port.)<br>1 0 : Gate function                                                 | 0        | RW |
|                             | 4     |                                      | (Counter counts only while TAin pin's input signal is "L" level.)  1 1: Gate function (Counter counts only while TAin pin's input signal is "H" level.) | 0        | RW |
|                             | 5     | Fix this bit to "0" in the timer mod | e.                                                                                                                                                      | 0        | RW |
| <u> </u>                    | 6     | Count source select bits             | b7 b6<br>0 0 : f2<br>0 1 : f16                                                                                                                          | 0        | RW |
|                             | 7     |                                      | 1 0 : f64<br>1 1 : f512                                                                                                                                 | 0        | RW |



#### **Event counter mode**

| b7        | b6 | b5 | b4 | b3       | b2 | b1 | b( | 0     |                                                                                       |                                               |                                                                                                                                        |          |    |  |  |  |
|-----------|----|----|----|----------|----|----|----|-------|---------------------------------------------------------------------------------------|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|----------|----|--|--|--|
| X         | ×  | 0  |    |          |    | 0  | 1  | ı   · | Timer Ai mode register (i = 0 to 4) (Addresses 56 <sub>16</sub> to 5A <sub>16</sub> ) |                                               |                                                                                                                                        |          |    |  |  |  |
| $\exists$ | Τ  | Ϊ. | Ŧ  | <u> </u> | 1  | 1  | ٦  |       |                                                                                       |                                               |                                                                                                                                        |          |    |  |  |  |
| -         | -  |    | -  |          |    | -  | :  |       | Bit                                                                                   | Bit name                                      | Functions                                                                                                                              | At reset | RW |  |  |  |
| -         |    |    |    |          |    |    | į  |       | 0                                                                                     | Operating mode select bits                    | 0 1 : Event counter mode                                                                                                               | 0        | RW |  |  |  |
| į         | i  | į  | į  | į        | i  | i. |    |       | 1                                                                                     |                                               |                                                                                                                                        | 0        | RW |  |  |  |
|           |    |    |    | 1        | į. |    |    |       | . 2                                                                                   | Pulse output function select bit              | 0 : No pulse output (ΤΑίουτ pin functions as a programmable I/O port.)  1 : Pulse output (ΤΑίουτ pin functions as a pulse output pin.) | 0        | RW |  |  |  |
|           |    |    |    | -        |    |    |    |       | 3                                                                                     | Count polarity select bit                     | Counts at falling edge of external signal     Counts at rising edge of external signal                                                 | 0        | RW |  |  |  |
|           |    |    | i. |          |    |    |    |       | 4                                                                                     | Up-down switching factor select bit           | 0 : Contents of up-down register<br>1 : Input signal to TAlour pin                                                                     | 0        | RW |  |  |  |
|           |    | į. |    |          |    |    |    |       | 5                                                                                     | Fix this bit to "0" in event counter          | mode.                                                                                                                                  | 0        | RW |  |  |  |
| 6         |    |    |    |          |    |    |    |       | 6                                                                                     | These bits are ignored in event counter mode. |                                                                                                                                        | 0        | RW |  |  |  |
| Į.        |    |    |    |          |    |    |    |       | 7                                                                                     |                                               |                                                                                                                                        | 0        | RW |  |  |  |

X : It may be either "0" or "1."



# One-shot pulse mode

| b7 | b6       |          |    |          |    | 0        | Timer | Ai mode register (i = 0 to 4) (A     | ddresses 5616 to 5A16)                                                                                         |          |    |
|----|----------|----------|----|----------|----|----------|-------|--------------------------------------|----------------------------------------------------------------------------------------------------------------|----------|----|
|    |          |          |    |          |    | į        | Bit   | Bit name                             | Functions                                                                                                      | At reset | RW |
|    | -        | 1 1      | į  |          |    | <u>.</u> | 0     | Operating mode select bits           | 1 0 : One-shot pulse mode                                                                                      | 0        | RW |
| į  |          |          | i  |          | i. |          | 1     |                                      |                                                                                                                | 0        | RW |
| -  | -        |          | -  | <u>.</u> |    |          | 2     | Fix this bit to "1" in one-shot puls | se mode.                                                                                                       | 0        | RW |
|    |          |          | Į. |          |    |          | . 3   | Trigger select bits                  | 0 0 : Writing "1" to one-shot start register (TAin pin functions as a prog-                                    | 0        | RW |
|    |          |          |    |          |    |          | 4     |                                      | rammable I/O port.) 1 0 : Falling edge of TAin pin's input signal 1 1 : Rising edge of TAin pin's input signal | 0        | RW |
|    |          | <u> </u> |    |          |    |          | 5     | Fix this bit to "0" in one-shot puls | se mode.                                                                                                       | 0        | RW |
|    | <u>.</u> |          |    |          |    |          | 6     | Count source select bits             | b7 b6<br>0 0 : f2<br>0 1 : f16                                                                                 | 0        | RW |
| į. |          |          |    |          |    |          | 7     |                                      | 1 0 : f64<br>1 1 : f512                                                                                        | 0        | RW |



#### Pulse width modulation (PWM) mode

| b7 t | b6 b5 | b4 | b3 | 1<br>1 | 1<br>1     | 1  | Timer | Ai mode register (i = 0 to 4) (Ac | ddresses 5616 to 5A16)                                                                                          |          |    |
|------|-------|----|----|--------|------------|----|-------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------|----------|----|
| -    |       |    | -  | :      | -          |    | Bit   | Bit name                          | Functions                                                                                                       | At reset | RW |
|      |       |    | -  | :      | -          | Ĺ. | 0     | Operating mode select bits        | ы ы ы ы ы ы ы ы ы ы ы ы ы ы ы ы ы ы ы                                                                           | 0        | RW |
|      |       |    |    |        | <u>:</u> - |    | 1     |                                   |                                                                                                                 | 0        | RW |
| į    |       | į  | į  | i.     |            |    | 2     | Fix this bit to "1" in PWM mode.  |                                                                                                                 | 0        | RW |
|      |       |    | į  |        |            |    | 3     | Trigger select bits               | 0 0 : Writing "1" to count start register 0 1 :                                                                 | 0        | RW |
|      |       | i. |    |        |            |    | - 4   |                                   | grammable I/O port.) 1 0 : Falling edge of TAin pin's input signal 1 1 : Rising edge of TAin pin's input signal | 0        | RW |
|      | 1.    |    |    |        |            |    | 5     | 16/8-bit PWM mode select bit      | 0 : As a 16-bit pulse width modulator 1 : As an 8-bit pulse width modulator                                     | 0        | RW |
|      | L     |    |    |        |            |    | 6     | Count source select bits          | 67 66<br>0 0 : f2<br>0 1 : f16                                                                                  | 0        | RW |
| į    |       |    |    |        |            |    | 7     |                                   | 1 0 : f64<br>1 1 : f512                                                                                         | 0        | RW |

<When operating as a 16-bit pulse width modulator>



fi: Frequency of count source (f2, f16, f64, or f512)

<When operating as an 8-bit pulse width modulator>



fi: Frequency of count source (f2, f16, f64, or f512)

### Timer Bi register



# Timer Bi mode register



Note: Bit 5 is ignored in the timer mode and event counter mode; its value is undefined at reading.

#### Timer mode



X: It may be either "0" or "1."



#### **Event counter mode**



X: It may be either "0" or "1."



## Pulse period/pulse width measurement mode

| b7 b6 b5 b4 b3 b2 b1 b0 1 0 | Timer | Bi mode register (i = 0 to 2) (A | ddresses 5B <sub>16</sub> to 5D <sub>16</sub> )                                                                                                                                                                                                                                                                                            |           |    |
|-----------------------------|-------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|----|
|                             | Bit   | Bit name                         | Functions                                                                                                                                                                                                                                                                                                                                  | At reset  | RW |
|                             | 0     | Operating mode select bits       | 1 0 : Pulse period/Pulse width                                                                                                                                                                                                                                                                                                             | 0         | RW |
|                             | 1     |                                  | measurement mode                                                                                                                                                                                                                                                                                                                           | 0         | RW |
|                             | 3     | Measurement mode select bits     | b3 b2 0 0: Pulse period measurement (Interval between falling edges of measurement pulse) 0 1: Pulse period measurement (Interval between rising edges of measurement pulse) 1 0: Pulse width measurement (Interval from a falling edge to a rising edge, and from a rising edge to a falling edge of measurement pulse) 1 1: Not selected | 0         | RW |
|                             | 4     | Nothing is assigned.             |                                                                                                                                                                                                                                                                                                                                            | Undefined | _  |
|                             | 5     | Timer Bi overflow flag (Note)    | 0 : No overflow<br>1 : Overflowed                                                                                                                                                                                                                                                                                                          | Undefined | RO |
| <u> </u>                    | 6     | Count source select bits         | 67 b6<br>0 0 : f2<br>0 1 : f16                                                                                                                                                                                                                                                                                                             | 0         | RW |
| į                           | 7     |                                  | 1 0 : f64<br>1 1 : f512                                                                                                                                                                                                                                                                                                                    | 0         | RW |

Note: The timer Bi overflow flag is cleared to "0" by writing to the timer Bi mode register with the count start bit = "1".



# Processor mode register

| b7                                      | b6 | b5 | b4 | b3       | b2       | b1 | b0 | , |        |                                               |                                                                                                                                                  |                        |    |
|-----------------------------------------|----|----|----|----------|----------|----|----|---|--------|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|----|
|                                         | 0  |    |    |          |          |    |    |   | Proces | sor mode register (Address 5E                 | 16)                                                                                                                                              |                        |    |
|                                         |    |    |    |          |          |    |    | _ |        |                                               |                                                                                                                                                  |                        |    |
| !                                       |    |    | -  | į        | į        |    |    |   | Bit    | Bit name                                      | Functions                                                                                                                                        | At reset               | RW |
|                                         |    |    |    |          |          |    | į. |   | 0      | Processor mode bits                           | 0 0 : Single-chip mode<br>0 1 : Memory expansion mode                                                                                            | 0                      | RW |
| 1                                       |    |    |    |          |          | į. |    |   | 1      |                                               | 1 0 : Microprocessor mode<br>1 1 : Not selected                                                                                                  | 0<br>( <b>Note 1</b> ) | RW |
| 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 |    |    |    |          | <u>.</u> |    |    |   | 2      | Wait bit                                      | Software Wait is inserted when accessing external area.     No software Wait is inserted when accessing external area.                           | 0                      | RW |
|                                         |    |    |    | <u>.</u> |          |    |    |   | 3      | Software reset bit                            | The microcomputer is reset by writing "1" to this bit. The value is "0" at reading.                                                              | 0                      | WO |
|                                         |    |    | į. |          |          |    |    |   | 4      | Interrupt priority detection time select bits | b5 b4<br>0 0 : 7 cycles of φ<br>0 1 : 4 cycles of φ                                                                                              | 0                      | RW |
|                                         |    | į. |    |          |          |    |    |   | 5      |                                               | 1 0 : 2 cycles of $\phi$<br>1 1 : Not selected                                                                                                   | 0                      | RW |
|                                         | L. |    |    |          |          |    |    |   | 6      | Fix this bit to "0."                          |                                                                                                                                                  | 0                      | RW |
| Į.                                      |    |    |    |          |          |    |    |   | 7      | Clock $\phi$ 1 output select bit (Note 2)     | O: Clock ∮ ₁ output disabled (P42 functions as a programmable I/O port.)  1: Clock ∮ ₁ output enabled (P42 functions as a clock ∮ ₁ output pin.) | 0                      | RW |

Notes 1: While supplying the Vcc level to the CNVss pin, this bit becomes "1" after a reset. (Fixed to "1.")

2: This bit is ignored in the microprocessor mode. (It may be either "0" or "1.")

# Watchdog timer register



# Watchdog timer frequency select register



#### Interrupt control register



Note: Use the SEB or CLB instruction to set each interrupt control register.



**Notes 1:** The  $\overline{INT_0}$  to  $\overline{INT_2}$  interrupt request bits are invalid when selecting the level sense.

<sup>2:</sup> Use the SEB or CLB instruction to set the INTo to INTo interrupt interrupt control registers.

# Appendix 4. Package outlines











# Appendix 5. Countermeasures against noise

pins in the shortest possible distance (within 20 mm).

The following describes some examples of countermeasures against noise.

Although the effect depends on the system, refer to the following if the problem being relevant to noise occurs.

#### 1. Reduction in wiring length

Wiring on a circuit board can serve as an antenna that pulls in noise into the microcomputer. Shorter the total length of wiring (in mm), the smaller the possibility of pulling in noise into the microcomputer.

#### (1) Wiring of RESET pin

Reduce the length of wiring connected to the  $\overline{RESET}$  pin. Especially, a capacitor that is inserted between the  $\overline{RESET}$  and Vss pins must be connected to these

Reasons: If noise gets into the RESET pin, the microcomputer will restart op-M37702 Voise erating before its internal state is completely initialized, which can cause a program runaway. Reset RESET circuit Vss M37702 Reset RESET circuit Vss Vss O.K.Fig. 10 Wiring of RESET pin

7702/7703 Group User's Manual

#### Appendix 5. Countermeasures against noise

#### (2) Wiring of clock input/output pins

- Reduce the length of wiring connected to the clock input/output pins.
- Connect the lead wire on the ground side of a capacitor connected to the oscillator and the microcomputer's Vss pin in the shortest possible distance (within 20 mm).
- Separate the Vss pattern for oscillation purpose from the other Vss patterns. (Refer to Figure 19.)

Reasons: The microcomputer operates synchronously with the clock generated by the oscillation circuit. If noise gets into the clock input/output pins, the clock waveform is disturbed, which can cause the microcomputer to malfunction or a program runaway.

Furthermore, if noise causes a potential difference between the microcomputer's Vss level and the oscillator's Vss level, the oscillator cannot generate an exact clock.



Fig. 11 Wiring of clock input/output pins

#### (3) Wiring of CNVss pin

When connecting the CNVss and Vss pins, connect them in the shortest possible distance.

Reasons: The voltage level on the CNVss pin affects the selection of microcomputer's processor modes. If noise causes a potential difference between the voltage levels of the CNVss and Vss pins when these pins are connected, the microcomputer's processor mode will become unstable, causing the microcomputer to malfunction or a program runaway.



Fig. 12 Wiring of CNVss pin

#### (4) Wiring of CNVss (VPP) pin of built-in PROM version

#### < In single-chip or memory expansion mode>

- Connect the CNVss (VPP) pin to the microcomputer's Vss pin in the shortest possible distance.
- If the wiring cannot be shortened, insert a resistor of about 5 kohms as close to the CNVss (V<sub>PP</sub>) pin as possible. By way of this resistor, connect the CNVss (V<sub>PP</sub>) pin to the Vss pin.

#### < In microprocessor mode>

● Connect the CNVss (VPP) and Vcc pins in the shortest possible distance.

**Reasons:** The CNVss (V<sub>PP</sub>) pin serves as a power source input pin for the built-in PROM, and this pin has a reduced impedance to allow a programming current to flow in when programming to the built-in PROM. (This means that noise gets in easily.)

If noise gets into the CNVss (VPP) pin, abnormal instruction codes or data will be read out from the built-in PROM, causing a program runaway.



Fig. 13 Wiring of CNVss (VPP) pin of built-in PROM version

# Appendix 5. Countermeasures against noise

#### 2. Inserting bypass capacitor between Vss and Vcc lines

Insert a bypass capacitor of about 0.1  $\mu$ F between the Vss and Vcc lines. When inserting this bypass capacitor, make sure that the following conditions are satisfied.

- Wiring length between the Vss pin and the bypass capacitor equals that between the Vcc pin and the bypass capacitor.
- Wiring between the Vss pin and the bypass capacitor and that between the Vcc pin and the bypass capacitor have the shortest possible length.
- The Vss and Vcc lines both have broader wiring width than the other signal wires.



Fig. 14 Bypass capacitor between Vss and Vcc lines

0/0

#### 3. Wiring processing of analog input pin, analog power source pin and others

#### (1) Processing of analog input pin

- Connect a resistor in series to the analog signal wire connecting to an analog input pin at the position closest possible to the microcomputer.
- Insert a capacitor between the analog input pin and AVss pin at a position closest possible to the AVss pin.

**Reasons:** Normally, the signal which is input to the analog input pin is an output signal from a sensor.

A sensor used to detect changes in event is in many cases located away from the board on which the microcomputer is mounted. Accordingly, wiring from the sensor to the analog input pin inevitably becomes long. This long wiring can serve as an antenna that pulls in noise into the microcomputer, letting noise get into the analog input pin easily.

Additionally, if the capacitor between the analog input pin and AVss pin is grounded away from the AVss pin, noise on that ground can get into the microcomputer via the capacitor.



Fig. 15 Example for protecting analog input pin against noise by using thermistor

#### Appendix 5. Countermeasures against noise

#### (2) Processing of analog power source pins and others

- For each of the Vcc, AVcc, and VREF pins, use separated power sources.
- Insert capacitors between the AVcc and AVss pin, and between the VREF and AVss pin, respectively.

Reasons: Avoids affecting the A-D converter due to noise on Vcc.



Fig. 16 Processing of analog power source pin and others

#### 4. Consideration to oscillator

The oscillator that generates the fundamental clock of the microcomputer's operation requires careful consideration not to be affected by the other signals.

#### (1) Isolation from signal wires where a large current flows

The signal wires where a large current exceeding the microcomputer's current limits accepted flows must be located as far away from the microcomputer (especially the oscillator) as possible.

Reasons: A system using a microcomputer contains signal wires to control, for example, motors, LEDs, and thermal heads. When a large current flows in these signal wires, noise due to mutual inductance is generated.



Fig. 17 Connection of signal wires where a large current flows

#### (2) Isolation from signal wires whose levels change rapidly

- The signal wires whose levels change rapidly must be located as far away from the oscillator as possible.
- Make sure that signal wires whose levels change rapidly do not cross any other clock-related or noise-susceptible signal wires.

Reasons: The signal wires whose voltage levels change rapidly tend to affect other signal wires as the signal level changes from high to low or from low to high. Especially if these signal wires cross a clock-related signal wire, they can disturb the clock waveform, causing the microcomputer to malfunction or a program runaway.



Fig. 18 Wiring of rapidly level changing signal wire

# Appendix 5. Countermeasures against noise

#### (3) Protection with Vss pattern

For double-sided boards in which the oscillator is mounted on one side (mount side), make sure that there is a Vss pattern at the same position as the oscillator on the reverse side (solder side) of the board. This Vss pattern must be connected to the microcomputer's Vss pin in the shortest possible distance and must be located away from the other Vss patterns.



Fig. 19 Vss pattern on reverse side of oscillator

#### 5. Processing of ports

Take protective measures for ports in both hardware and software.

#### <Hardware protection>

• Insert a resistor of 100 ohms or more in series.

#### <Software protection>

- For ports in the input mode, try reading in several times to detect whether their levels are matched or not.
- For ports in the output mode, since the output data can reverse owing to noise, periodically set the port Pi register.
- Set the port Pi direction register again at stated periods.



Fig. 20 Processing of ports

# Appendix 5. Countermeasures against noise

#### 6. Reinforcement of the power supply line

- Use the broader wiring width than that of the other signal wire for the Vss and Vcc lines.
- When using the multilayer boards, make sure that one of the middle layer is Vss side, and the other one of middle layer is Vcc side.
- When using the double-sided boards, one side must be located with looped or mesh form to the Vss line centering the microcomputer. The vacant space must be filled with the Vss line. The other side must be located with the Vcc line just as in the above-mentioned Vss line.
  - Connect the power supply line of external devices connected to the microcomputer with the bus and the power supply line of the microcomputer in the shortest possible distance.

**Reasons:** The level of many wiring among 24 pieces of external address bus will change at the same time when connecting external devices. That may causes noise of the power supply line.



# Appendix 6. Q & A

Information which may be helpful in fully utilizing the 7702 Group and the 7703 Group are provided in Q & A format.

In Q & A, as a rule, one question and its answer are summarized within one page. The upper box on each page is a question, and a box below the question is its answer. (If a question or an answer extends to two or more pages, there is a page number at the lower right corner.)

At the upper right corner of each page, the main function related to the contents of description in that page is listed.



#### Appendix 6. Q & A

Interrupt

Q

If an interrupt request (b) occurs while executing an interrupt routine (a), is the main routine is not executed before the INTACK sequence for the next interrupt (b) is executed after the interrupt routine (a) under execution is completed?



#### Condition

- I is cleared to "0" with the RTI instruction.
- The interrupt priority level of the interrupt (b) is higher than the main routine IPL.
- lacktriangle The interrupt priority detection time is 2 cycles of  $\phi$ .

# A

Sampling for interrupt requests are performed by sampling pulses generated synchronously with the CPU's op-code fetch cycles.

(1) If the next interrupt request (b) occurs before the sampling pulse (①) for the RTI instruction is generated, the microcomputer executes the INTACK sequence for (b) without executing the main routine (not even one instruction) because sampling is completed while executing the RTI instruction.



(2) If the next interrupt request (b) occurs immediately after generating of the sampling pulse ①, the microcomputer executes one instruction of the main routine before executing the INTACK sequence for (b) because the interrupt request is sampled by the next sampling pulse ②.



Interrupt

Q

There is a routine where a certain interrupt request should not be accepted (with enabled acceptance of all other interrupt requests). Accordingly, the program set the interrupt priority level select bits of the interrupt to be not accepted to "0002" in order to disable it before executing the routine. However, the interrupt request of that interrupt has been accepted immediately after the priority level had been changed. Why did this occur and what can I do about it?

# A

When changing the interrupt priority level, the microcomputer can behave "as if the interrupt request is accepted immediately after it is disabled "<u>if the next instruction</u> (the **LDA** instruction in the above case) is already stored in the BIU's instruction queue buffer and conditions to accept the interrupt request which should not be accepted are met immediately before executing the instruction which is in that buffer.

When writing to a memory or an I/O, the CPU passes the address and data to the BIU. Then, the CPU executes the next instruction in the instruction queue buffer while the BIU is writing data into the actual address. Detection of interrupt priority level is performed at the beginning of each instruction.

In the above case, in the interrupt priority detection which is performed simultaneously with the execution of the next instruction, the interrupt priority level before changing it is detected and the interrupt request is accepted. It is because the CPU executes the next instruction before the BIU finishes changing the interrupt priority levels.



### Appendix 6. Q & A

Interrupt



To prevent this problem, use software to execute the routine that should not accept a certain interrupt request after change of interrupt priority level is completed. The following shows a sample program.

#### [Sample program]

After an instruction which writes "0002" to the interrupt priority level select bits, fill the instruction queue buffer with the **NOP** instruction to make the next instruction not be executed before the writing is completed.

.

CLB #07H, XXXIC ; Sets the interrupt priority level select bits to "0002."

NOP ;

NOP ;

NOP ;

LDA A,DATA ; Instruction at the beginning of the routine that should not accept a certain

interrupt request

(2/2)

# EOL annouppendix

# Appendix 6. Q & A

Interrupt

Q

- (1) Which timing of clock  $\phi_1$  is the external interrupts (input signals to the  $\overline{INT_i}$  pin) detected?
- (2) How can four or more external interrupt input pins (INT<sub>i</sub>) be used?

# A

- (1) In both the edge sense and level sense, external interrupt requests occur when the input signal to the  $\overline{INT_i}$  pin changes its level regardless of clock  $\phi_1$ .

  In the edge sense, the interrupt request bit is set to "1" at this time.
- (2) There are two methods: one uses external interrupt's level sense, and the other uses the timer's event counter mode.

#### ① Using external interrupt's level sense

In hardware, input a logical sum of multiple interrupt signals (e.g., 'a', 'b', and 'c') to the  $\overline{INT_i}$  pin, and input each signal to each corresponding port.

In software, check the ports' input levels in the  $\overline{INT}_i$  interrupt routine to determine that which of the signals 'a', 'b', and 'c' is input.



#### 2 Using timer's event counter mode

In hardware, input interrupt signals to the TAiIN pins or TBiIN pins.

In software, set the timer's operating mode to the event counter mode and a value "000016" into the timer register to the effective edge.

The timer's interrupt request occurs when an interrupt signal (selected effective edge) is input.

Serial I/O (UART mode)



In the case selecting the  $\overline{\text{CTS}}$  function in UART (clock asynchronous serial I/O) mode, when the transmitting side check the  $\overline{\text{CTS}}$  input level ?



It is check near the middle of the stop bit (when two stop bits are selected, the second stop bit).



Input level to CTSi pin is checked near here.



n: 1-bit length

Hold function

Q

When "L" level is input to the HOLD pin, how long is the bus actually opened?

Α

The bus is opened after 50 ns at maximum has passed from the rising edge of next clock  $\phi_1$  when the HLDA pin output becomes "L" level.



Note: The 7703 Group does not have the HLDA pin.

#### Appendix 6. Q & A

Processor mode

Q

If the processor mode is switched as described below by using the processor mode bits (bits 1 and 0 at address  $5E_{16}$ ) during program execution, is there any precaution in software?

- Single-chip mode → Microprocessor mode
- Memory expansion mode → Microprocessor mode

# A

If the processor mode is switched as described above by using the processor mode bits, the mode is switched simultaneously when the cycle to write to the processor mode bits is completed. Then, the program counter indicates the address next to the address (address XXXX $_{16}$ ) that contains the write instruction for the processor mode bits. Additionally, access to the internal ROM area is disabled. However, since the instruction queue buffer can prefetch up to three instructions, the address in the external ROM area and is accessed first after the mode is switched is one of XXXX $_{16}$  + 1 to XXXX $_{16}$  + 4. The instructions at addresses XXXX $_{16}$  + 1 to XXXX $_{16}$  + 3 in the internal ROM area can be executed. To prevent this problem, process the following by software.

① Write the write instruction for the processor mode bits and next instructions (at least three bytes) at the same addresses both in the internal ROM and external ROM areas. (See below.)



② Transfer the write instruction for the processor mode bits to an internal RAM area and make a branch to there in order to execute the write instruction. After that, make a branch to the program address in the external ROM area. (Contents of the instruction queue buffer is initialized by a branch instruction.)

**SFR** 

Q

Is there any SFR for which instructions that can be used to set registers or bits are limited?

# A

(1) Use the **STA** or **LDM** instruction to set the registers or the bits listed below. Do not use read-modify-write instructions (i.e., **CLB**, **SEB**, **INC**, **DEC**, **ASL**, **ASR**, **LSR**, **ROL**, and **ROR**).

UARTO baud rate register (address 31<sub>16</sub>)

UART1 baud rate register (address 39<sub>16</sub>)

UARTO transmit buffer register (addresses 33<sub>16</sub>, 32<sub>16</sub>)

UART1 transmit buffer register (addresses 3B<sub>16</sub>, 3A<sub>16</sub>)

Timer A4 two-phase pulse signal processing select bit (bit 7 at address 44<sub>16</sub>)

Timer A3 two-phase pulse signal processing select bit (bit 6 at address 44<sub>16</sub>)

Timer A2 two-phase pulse signal processing select bit (bit 5 at address 44<sub>16</sub>)

(2) Use the SEB and CLB instructions to set interrupt control registers (addresses 7F<sub>16</sub> to 70<sub>16</sub>).

### Appendix 6. Q & A

Watchdog timer

Q

When detecting the software runaway by the watchdog timer, if not software reset but setting the same value as the contents of the reset bector address to the watchdog timer interrupt bector address is processed, how does it result in?

When branching the reset branch address within the watchdog timer interrupt routine, how does it result in?



The CPU registers and the SFR are not initialized in the above-mentioned way. Accordingly, it is necessary that you must perform the initial setting for these all by software. The processor interrupt priority level (IPL) retains "7" of the watchdog timer interrupt priority level, and that is not initialized. Consequently, all interrupt requests are not accepted. When rewriting the IPL by software, store once the 16-bit immediate value to the stack area and next return that 16-bit immediate value to all bits of the processor status register (PS).

We recommend software reset in order to initialize the microcomputer for software runaway.

# Appendix 7. Hexadecimal instruction code table

### **INSTRUCTION CODE TABLE-1**

|                                |                                |         |                  |         |                 |              |                |              |                 |          | <del>,</del>   |      |      |          |                |              |                |
|--------------------------------|--------------------------------|---------|------------------|---------|-----------------|--------------|----------------|--------------|-----------------|----------|----------------|------|------|----------|----------------|--------------|----------------|
|                                | D <sub>3</sub> ~D <sub>0</sub> | 0000    | 0001             | 0010    | 0011            | 0100         | 0101           | 0110         | 0111            | 1000     | 1001           | 1010 | 1011 | 1100     | 1101           | 1110         | 1111           |
| D <sub>7</sub> ~D <sub>4</sub> | notation                       | 0       | 1                | 2       | 3               | 4            | 5              | 6            | 7               | 8        | 9              | A    | В    | С        | D              | E            | F              |
|                                |                                |         | ORA              |         | ORA             | SEB          | ORA            | ASL          | ORA             |          | ORA            | ASL  |      | SEB      | ORA            | ASL          | ORA            |
| 0000                           | 0                              | BRK     | A,(DIR,X)        |         | A,SR            | DIR,b        | A,DIR          | DIR          | A,L(DIR)        | PHP      | A,IMM          | Ä    | PHD  | ABS,b    | A,ABS          | ABS          | A,ABL          |
| 0001                           | 1.                             |         | ORA              | ORA     | ORA             | CLB          | ORA            | ASL          | ORA             |          | ORA            | DEC  |      | CLB      | ORA            | ASL          | ORA            |
| 0001                           | 1                              | BPL     | A,(DIR),Y        | A,(DIR) | A,(SR),Y        | DIR,b        | A,DIR,X        | DIR,X        | A,L(DIR),Y      | CLC      | A,ABS,Y        | A    | TAS  | ABS,b    | A,ABS,X        | ABS,X        | A,ABL,X        |
| 2012                           |                                | JSR     | AND              | JSR     | AND             | BBS          | AND            | ROL          | AND             |          | AND            | ROL  |      | BBS      | AND            | ROL          | AND            |
| 0010                           | 2                              | ABS     | A,(DIR,X)        | ABL     | A,SR            | DIR,b,R      | A,DIR          | DIR          | A,L(DIR)        | PLP      | A,IMM          | A    | PLD  | ABS,b,R  | A,ABS          | ABS          | A,ABL          |
|                                | 1                              |         | AND              | AND     | AND             | ввс          | AND            | ROL          | AND             |          | AND            | INC  |      | ВВС      | AND            | ROL          | AND            |
| 0011                           | 3                              | ВМІ     | A,(DIR),Y        | A,(DIR) | A.(SR),Y        | DIR,b,R      | A,DIR,X        | DIR,X        | A,L(DIR),Y      | SEC      | A,ABS,Y        | A    | TSA  | ABS,b,R  | A,ABS,X        | ABS,X        | A,ABL,X        |
|                                |                                |         | EOR              |         | EOR             |              | EOR            | LSR          | EOR             |          | EOR            | LSR  |      | JMP      | EOR            | LSR          | EOR            |
| 0100                           | 4                              | RTI     | A.(DIR.X)        | Note 1  | A,SR            | MVP          | A,DIR          | DIR          | A.L(DIR)        | PHA      | A.IMM          | A I  | PHG  | ABS      | A,ABS          | ABS          | A,ABL          |
|                                |                                |         | EOR              | EOR     | EOR             |              | EOR            | LSR          | EOR             |          | EOR            | 1    |      | JMP      | EOR            | LSR          | EOR            |
| 0101                           | 5                              | BVC     | A.(DIR).Y        | A.(DIR) | A.(SR).Y        | MVN          | A.DIR.X        | DIR,X        | A.L(DIR).Y      | CLI      | A.ABS.Y        | PHY  | TAD  | ABL      | A.ABS.X        | ABS.X        | A,ABL,X        |
|                                |                                |         | ADC              |         | ADC             | LDM          | ADC            | ROR          | ADC             |          | ADC            | ROR  |      | JMP      | ADC            | ROR          | ADC            |
| 0110                           | 6                              | RTS     | A,(DIR,X)        | PER     | A,SR            | DIR          | A,DIR          | DIR          | A,L(DIR)        | PLA      | A,IMM          | A    | RTL  | (ABS)    | A,ABS          | ABS          | A,ABL          |
|                                |                                |         | ADC              | ADC     | ADC             | LDM          | ADC            | ROR          | ADC             | ~~       | ADC            |      |      | JMP      | ADC            | ROR          | ADC            |
| 0111                           | 7                              | BVS     | A (DIR) Y        | A,(DIR) | A (SR) Y        | DIR,X        | A,DIR,X        | DIR,X        | A,L(DIR),Y      | SEI      | A,ABS,Y        | PLY  | TDA  | (ABS X)  | A.ABS.X        | ABS,X        | A,ABL,X        |
|                                |                                | BRA     | STA              | BRA     | STA             | STY          | STA            | STX          | STA             |          | 1,1.00,1       |      |      | STY      | STA            | STX          | STA            |
| 1000                           | 8                              | REL     | A,(DIR,X)        | REL     | A,SR            | DIR          | A,DIR          | DIR          | A,L(DIR)        | DEY      | Note 2         | TXA  | PHT  | ABS      | A.ABS          | ABS          | A,ABL          |
|                                |                                | 1122    | STA              | STA     | STA             | STY          | STA            | STX          | STA             |          | STA            |      |      | LDM      | STA            | LDM          | STA            |
| 1001                           | 9                              | BCC     | A (DIR) V        | A.(DIR) | A (SR) V        | DIR.X        | A.DIR.X        | DIR.Y        | A.L(DIR).Y      | TYA      | A.ABS.Y        | TXS  | TXY  | ABS      | A.ABS.X        | ABS.X        | A,ABL,X        |
|                                |                                | LDY     | LDA              | LDX     | LDA             | LDY          | LDA            | LDX          | LDA             |          | LDA            |      |      | LDY      | LDA            | LDX          | LDA            |
| 1010                           | A                              | імм     | A,(DIR,X)        | IMM     | A,SR            | DIR          | A,DIR          | DIR          | A,L(DIR)        | TAY      | A,IMM          | TAX  | PLT  | ABS      | A,ABS          | ABS          | A,ABL          |
|                                |                                | IIAIIAI | LDA              | LDA     | LDA             | LDY          | LDA            | LDX          | LDA             |          | LDA            |      |      | LDY      | LDA            | LDX          | LDA            |
| 1011                           | В                              | BCS     | A (DIB) V        | A (DIR) | A (SD) V        | DIB *        | A,DIR,X        | חום ע        | A,L(DIR),Y      | CLV      | A,ABS,Y        | TSX  | TYX  | ABCV     | A ABC V        | ADCV         | A ADL V        |
| <b></b>                        | +                              | CPY     | CMP              | CLP     | CMP             | DIR,X<br>CPY | CMP            | DIR,Y<br>DEC | CMP             | -        | CMP            |      |      | CPY      | A,ABS,X<br>CMP | ABS,Y<br>DEC | A,ABL,X        |
| 1100                           | c                              | IMM     | ]                | 1       |                 | DIR          | A,DIR          | DIR          | A,L(DIR)        | INY      |                | DEX  | WIT  | ABS      |                |              |                |
|                                | 1                              | IIVIVI  | A.(DIR,X)        | CMP     | A,SR<br>CMP     | DIN          | CMP            | DEC          | CMP             |          | A,IMM<br>CMP   |      |      | JMP      | A,ABS<br>CMP   | ABS          | A,ABL<br>CMP   |
| 1101                           | D                              | BNE     |                  |         |                 | PEI          |                |              |                 | CLM      |                | PHX  | STP  |          |                |              |                |
|                                |                                | CPX     | A,(DIR),Y<br>SBC | A,(DIR) | A,(SR),Y<br>SBC | CPX          | A,DIR,X<br>SBC | DIR,X        | A,L(DIR),Y      |          | A,ABS,Y<br>SBC |      |      | CPX      | A,ABS,X<br>SBC | ABS,X        | A,ABL,X<br>SBC |
| 1110                           | E                              |         |                  |         |                 |              |                |              |                 | INX      |                | NOP  | PSH  | i        |                |              |                |
|                                |                                | IMM     | A,(DIR,X)        | SBC     | A,SR<br>SBC     | DIR          | A,DIR<br>SBC   | DIR          | A,L(DIR)<br>SBC | <u> </u> | A,IMM<br>SBC   |      |      | JSR      | A,ABS<br>SBC   | ABS          | A,ABL<br>SBC   |
| 1111                           | F                              | BEQ     | }                |         |                 | PEA          |                |              | 1               | SEM      |                | PLX  | PUL  |          |                |              | ļ              |
| L                              |                                |         | JA,(DIR),Y       | A,(DIR) | A,(SR),Y        | <u> </u>     | A,DIR,X        | DIR,X        | A,L(DIR),Y      | ]        | A,ABS,Y        | L    | L    | [(ABS,X) | A,ABS,X        | ABS,X        | A,ABL,X        |

Note  $1\div42_{16}$  specifies the contents of the INSTRUCTION CODE TABLE-2.

About the second word's codes, refer to the INSTRUCTION CODE TABLE-2.

 <sup>89&</sup>lt;sub>16</sub> specifies the contents of the INSTRUCTION CODE TABLE-3.
 About the third word's codes, refer to the INSTRUCTION CODE TABLE-2.

# Appendix 7. Hexadecimal instruction code table

# INSTRUCTION CODE TABLE-2 (The first word's code of each instruction is 42<sub>16</sub>)

| _     |                                |      |           |         |          | •    |         |      |            |      |         |      |      |          |         |      |         |
|-------|--------------------------------|------|-----------|---------|----------|------|---------|------|------------|------|---------|------|------|----------|---------|------|---------|
|       | D <sub>3</sub> ~D <sub>0</sub> | 0000 | 0001      | 0010    | 0011     | 0100 | 0101    | 0110 | 0111       | 1000 | 1001    | 1010 | 1011 | 1100     | 1101    | 1110 | 1111    |
| D7~D4 | exadecimal<br>notation         | 0    | 1         | 2       | 3        | . 4  | 5       | 6    | 7          | 8    | 9       | A    | В    | С        | D       | E    | F       |
|       |                                |      | ORA       |         | ORA      |      | ORA     |      | ORA        |      | ORA     | ASL  |      |          | ORA     |      | ORA     |
| 0000  | 0                              |      | B,(DIR,X) |         | B,SR     |      | B,DIR   |      | B,L(DIR)   |      | В,ІММ   | В    |      |          | B,ABS   |      | B,ABL   |
|       |                                |      | ORA       | ORA     | ORA      |      | ORA     |      | ORA        |      | ORA     | DEC  |      |          | ORA     |      | ORA     |
| 0001  | 1                              |      | B,(DIR),Y | B,(DIR) | B,(SR),Y |      | B,DIR,X |      | B,L(DIR),Y |      | B,ABS,Y | В    | TBS  |          | B,ABS,X |      | B,ABL,X |
|       |                                | -    | AND       |         | AND      |      | AND     |      | AND        |      | AND     | ROL  |      | İ        | AND     |      | AND     |
| 0010  | 2                              |      | B,(DIR,X) |         | B,SR     |      | B,DIR   |      | B,L(DIR)   |      | В,ІММ   | В    |      |          | B,ABS   |      | B,ABL   |
|       |                                |      | AND       | AND     | AND      |      | AND     |      | AND        | -    | AND     | INC  |      |          | AND     |      | AND     |
| 0011  | 3                              |      | B,(DIR),Y | B,(DIR) | B,(SR),Y |      | B,DIR,X |      | B,L(DIR),Y |      | B,ABS,Y | В    | TSB  |          | B,ABS,X |      | ₿,ABL,X |
|       |                                |      | EOR       |         | EOR      |      | EOR     |      | EOR        |      | EOR     | LSR  |      |          | EOR     |      | EOR     |
| 0100  | 4                              |      | B,(DIR,X) |         | B,SR     |      | B,DIR   |      | B,L(DIR)   | PHB  | B,IMM   | В    |      |          | B,ABS   |      | B,ABL   |
|       |                                |      | EOR       | EOR     | EOR      |      | EOR     |      | EOR        |      | EOR     |      |      |          | EOR     |      | EOR     |
| 0101  | 5                              |      | B,(DIR),Y | B,(DIR) | B,(SR),Y |      | B,DIR,X |      | B,L(DIR),Y |      | B,ABS,Y | V    | TBD  |          | B,ABS,X |      | B,ABL,X |
| 0110  |                                |      | ADC       |         | ADC      |      | ADC     |      | ADC        | DI D | ADC     | ROR  |      |          | ADC     |      | ADC     |
| 0110  | 6                              |      | B,(DIR,X) |         | B,SR     |      | B,DIR   |      | B,L(DIR)   | PLB  | B,IMM   | В    |      |          | B,ABS   |      | B,ABL   |
| 0111  | 1 _ 1                          |      | ADC       | ADC     | ADC      |      | ADC     |      | ADC        |      | ADC     |      |      |          | ADC     |      | ADC     |
| 0111  | 7                              |      | B,(DIR),Y | B,(DIR) | B,(SR),Y |      | B,DIR,X |      | B,L(DIR),Y |      | B,ABS,Y |      | TDB  |          | B,ABS,X |      | B,ABL,X |
| 1000  |                                |      | STA       |         | STA      |      | STA     |      | STA        |      |         |      |      |          | STA     |      | STA     |
| 1000  | 8                              |      | B,(DIR,X) |         | B,SR     |      | B,DIR   |      | B,L(DIR)   |      |         | TXB  |      |          | B,ABS   |      | B,ABL   |
| 1001  |                                |      | STA       | STA     | STA      |      | STA     | 4    | STA        |      | STA     |      |      |          | STA     |      | STA     |
| 1001  | 9                              |      | B,(DIR),Y | B,(DIR) | B,(SR),Y |      | B,DIR,X |      | B,L(DIR),Y | TYB  | B,ABS,Y |      |      |          | B,ABS,X |      | B,ABL,X |
|       | 1 .                            |      | LDA       |         | LDA      | 4    | LDA     |      | LDA        |      | LDA     |      |      | <b> </b> | LDA     |      | LDA     |
| 1010  | A                              |      | B,(DIR,X) |         | B,SR     | 9    | B,DIR   |      | B,L(DIR)   | TBY  | В,ІММ   | TBX  |      |          | B,ABS   |      | B,ABL   |
|       |                                |      | LDA       | LDA     | LDA      |      | LDA     |      | LDA        |      | LDA     |      |      |          | LDA     |      | LDA     |
| 1011  | В                              |      | B,(DIR),Y | B,(DIR) | B,(SR),Y |      | B,DIR,X |      | B,L(DIR),Y |      | B,ABS,Y |      |      |          | B,ABS,X |      | B,ABL,X |
| 1100  |                                |      | СМР       |         | CMP      |      | СМР     |      | СМР        |      | СМР     |      |      |          | СМР     |      | СМР     |
| 1100  | С                              |      | B,(DIR,X) |         | B,SR     |      | B,DIR   |      | B,L(DIR)   |      | в,імм   |      |      |          | B,ABS   |      | B,ABL   |
|       | _                              |      | CMP       | СМР     | СМР      |      | СМР     |      | СМР        |      | СМР     |      |      |          | СМР     |      | СМР     |
| 1101  | D                              |      | B,(DIR),Y | B,(DIR) | B,(SR),Y |      | B,DIR,X |      | B,L(DIR),Y |      | B,ABS,Y |      |      |          | B,ABS,X |      | B,ABL,  |
|       |                                |      | SBC       |         | SBC      |      | SBC     |      | SBC        |      | SBC     |      |      |          | SBC     |      | SBC     |
| 1110  | E                              |      | B,(DIR,X) |         | B,SR     |      | B,DIR   |      | B,L(DIR)   |      | В,ІММ   |      |      |          | B,ABS   |      | B,ABL   |
|       | 1_                             |      | SBC       | SBC     | SBC      |      | SBC     |      | SBC        |      | SBC     |      |      |          | SBC     |      | SBC     |
| 1111  | F                              |      | B,(DIR),Y | B,(DIR) | B,(SR),Y |      | B,DIR,X |      | B,L(DIR),Y | ł    | B,ABS,Y |      |      |          | B,ABS,X |      | B,ABL,  |

# INSTRUCTION CODE TABLE-3 (The first word's code of each instruction is 89<sub>16</sub>)

|                                   |                                |      |         |            |        |      |       |      |          |      |       |      |      |      |       | 107  |       |
|-----------------------------------|--------------------------------|------|---------|------------|--------|------|-------|------|----------|------|-------|------|------|------|-------|------|-------|
|                                   | D <sub>3</sub> ~D <sub>0</sub> | 0000 | 0001    | 0010       | 0011   | 0100 | 0101  | 0110 | 0111     | 1000 | 1001  | 1010 | 1011 | 1100 | 1101  | 1110 | 1111  |
| D <sub>7</sub> ~D <sub>4</sub> He | xadecimal<br>notation          | 0    | 1       | 2          | 3      | 4    | 5     | 6    | 7        | 8    | 9     | A    | В    | С    | D     | E    | F     |
| 0000                              | 0                              |      | MPY     |            | MPY    |      | MPY   |      | MPY      |      | MPY   |      |      |      | MPY   |      | MPY   |
|                                   | 0                              |      | (DIR,X) |            | SR     |      | DIR   |      | L(DIR)   |      | ІММ   |      |      |      | ABS   |      | ABL   |
| 0001                              | 1                              |      | MPY     | MPY        | MPY    |      | MPY   |      | MPY .    |      | MPY   |      |      |      | MPY   |      | MPY   |
|                                   |                                |      | (DIR),Y | (DIR)      | (SR),Y |      | DIR,X |      | L(DIR),Y |      | ABS,Y |      |      |      | ABS,X |      | ABL,X |
| 0010                              | 2                              |      | DIV     |            | DIV    |      | DIV   |      | DIV      | XAB  | DIV   |      |      |      | DIV   |      | DIV   |
|                                   |                                |      | (DIR,X) |            | SR     |      | DIR   |      | L(DIR)   | 70.0 | IMM   |      |      |      | ABS   |      | ABL   |
| 0011                              | 3                              |      | DIV     | DIV        | DIV    |      | DIV   |      | DIV      |      | DIV   |      |      |      | DIV   |      | DIV   |
|                                   |                                |      | (DIR),Y | (DIR)      | (SR),Y |      | DIR,X |      | L(DIR),Y |      | ABS,Y |      |      |      | ABS,X |      | ABL,X |
| 0100                              | 4                              |      |         |            |        |      |       |      |          |      | RLA   |      |      |      |       |      |       |
|                                   |                                |      |         |            |        |      |       |      | -        |      | IMM   |      |      |      |       |      |       |
| 0101                              | 5                              |      |         |            |        |      |       |      |          |      |       | Ø    |      |      |       |      |       |
| 0110                              | 6                              |      |         |            |        |      |       |      |          | 1    | 1     | 1    |      |      |       |      |       |
| 0111                              | 7                              |      |         |            |        |      |       |      | 4        |      |       |      |      |      |       |      |       |
| 1000                              | 8                              |      |         |            |        |      |       | 48   | 0        |      |       |      |      |      |       |      |       |
| 1001                              | 9                              |      |         |            |        |      |       |      |          |      |       |      |      |      |       |      |       |
| 1010                              | A                              |      |         |            |        |      |       |      |          |      |       |      |      |      |       |      |       |
| 1011                              | В                              |      |         |            |        |      |       |      |          |      |       |      |      |      |       |      |       |
| 1100                              | С                              |      |         | LDT<br>IMM |        |      |       |      |          |      |       |      |      |      |       |      |       |
| 1101                              | D                              |      |         |            |        |      |       |      |          |      |       |      |      |      |       |      |       |
| 1110                              | E                              |      |         |            |        |      |       |      |          |      |       |      |      |      |       |      |       |
| 1111                              | F                              |      |         |            |        |      |       |      |          |      |       |      |      |      |       |      |       |

# Appendix 8. Machine instructions

# **Appendix 8. Machine instructions**

# MACHINE INSTRUCTIONS

| _                 | _                                                                                                             | _                                                                                                                                                                                                                                                          | -  |    | _  | _   |         | <b>,</b> |          | -,            | _            |            | _       | dre  | ٠, | Ē               |               | _             |      |   | —.                 |         | <del>-</del> |     | _       |         | _ |
|-------------------|---------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|----|----|-----|---------|----------|----------|---------------|--------------|------------|---------|------|----|-----------------|---------------|---------------|------|---|--------------------|---------|--------------|-----|---------|---------|---|
| Symbol            | Function                                                                                                      | Details                                                                                                                                                                                                                                                    | Н  | MP | +  | IM  | -       | L        | <b>A</b> | 4             | ÷            | IA         | ∔       | DIR, | -  | ⊢               | _             | -+            | DIR  | , | ⊢-                 |         | (5           |     | -1      |         | ÷ |
|                   | <u> </u>                                                                                                      |                                                                                                                                                                                                                                                            | αp | 0  | -  | +   | +       | _        | n        | $\rightarrow$ | -+           | $\neg$     | +-      | n    | -  | $\vdash$        | $\rightarrow$ | $\rightarrow$ | op n | # | 9                  | -       | -            |     |         | _       | - |
| ADC<br>(Note 1,2) | Acc,C Acc+M+C                                                                                                 | Adds the carry, the accumulator and the memory contents.<br>The result is entered into the accumulator. When the D flag is "0", binary additions is done, and when the D flag is "1", decimal addition is done.                                            |    |    | Ł  | 2 4 | 2 2     | ] :      |          | 4             | 1            | 6 3        | }       |      | :  | 75<br>42<br>75  | 7             | ╝             |      |   | 72 (<br>42 (<br>72 |         | 1            | 9   | 1       | 12 11   | ı |
| AND<br>(Note 1,2) | Acc ← Acc A M                                                                                                 | Obtains the logical product of the contents of the accumulator and the contents of the memory. The result is entered into the accumulator.                                                                                                                 |    |    | L  | 2 4 | 3       | }        |          | 4             | 1            | 6 3        | ı       |      |    | 35<br>42<br>35, | 7             |               |      |   | 32 (<br>42 (<br>32 |         |              |     | -       | 12 11   | 1 |
| ASL<br>(Note 1)   | m=0<br>C - b <sub>1</sub> · · · b <sub>0</sub> - 0<br>m=1<br>C - b <sub>2</sub> · · · b <sub>0</sub> - 0      | Shifts the accumulator or the memory contents one bit to the left: "0" is entered into bit 0 of the accumulator or the memory. The contents of bit 15 (bit 7 when the m flag is "1") of the accumulator or memory before shift is entered into the C flag. |    |    |    |     | !       |          | 2        |               | 6            | 7 2        |         | ļ    |    | 16              | 7.            | 2             |      |   |                    |         |              |     |         |         | † |
| BBC<br>(Note 3,5) | Mb=0?                                                                                                         | Tests the specified bit of the memory. Branches when all the contents of the specified bit is "0".                                                                                                                                                         |    |    |    | T   | 1       |          |          | 1             |              | 4          |         |      |    |                 | 1             |               | T    |   |                    | Ť       |              |     | 1       | T       | İ |
| BBS<br>{Note 3,5} | Mb=1?                                                                                                         | Yests the specified bit of the memory. Branches when all the contents of the specified bit is "1"                                                                                                                                                          |    |    |    |     |         |          |          |               |              |            |         |      | 2  |                 |               |               | T    |   |                    |         |              |     | T       | 1       |   |
| BCC<br>(Note 3)   | C=0 ?                                                                                                         | Branches when the contents of the C flag is "0".                                                                                                                                                                                                           |    |    |    |     |         | 4        |          |               |              |            |         |      |    |                 |               |               |      |   |                    |         |              |     |         | I       |   |
| BCS<br>(Note 3)   | C=1 ?                                                                                                         | Granches when the contents of the C flag is "1".                                                                                                                                                                                                           |    |    |    |     |         |          |          |               | j            |            |         |      |    |                 |               |               |      |   |                    |         |              |     | $\int$  |         | Ī |
| BEQ<br>(Note 3)   | z=1?                                                                                                          | Branches when the contents of the Z flag is "1".                                                                                                                                                                                                           |    | 4  |    |     |         |          |          |               |              |            |         |      |    |                 |               |               |      |   |                    |         |              |     |         |         |   |
| BMI<br>(Note 3)   | N=1 ?                                                                                                         | Branches when the contents of the N flag is "1".                                                                                                                                                                                                           | 1  |    |    |     |         |          |          |               |              |            |         |      |    |                 |               |               |      |   |                    |         |              |     | T       | T       | Ţ |
| (Note 3)          | Z=0?                                                                                                          | Branches when the contents of the Z flag is "0".                                                                                                                                                                                                           | 1  |    |    |     |         |          |          |               |              |            |         |      |    |                 |               |               |      |   |                    |         |              |     | I       |         |   |
| BPL<br>(Note 3)   | N=0 ?                                                                                                         | Branches when the contents of the N flag is "0"                                                                                                                                                                                                            |    |    |    |     |         |          |          |               |              |            |         |      |    |                 |               |               |      |   |                    |         |              |     | I       |         |   |
| BRA<br>(Note 4)   | PC←PC±offset PG←PG+1 (carry occured) PG←PG-1 (borrow occured)                                                 | Jumps to the address indicated by the program counter plus the offset value.                                                                                                                                                                               |    |    |    |     |         |          |          |               |              |            |         |      |    |                 |               |               |      |   |                    |         |              |     |         |         |   |
| ВАК               | PC-PC+2 M(S)-PG S-S-1 M(S)-PCH S-S-1 M(S)-PCL S-S-1 M(S)-PSH S-S-1 M(S)-PSH S-S-1 L-1 PCL-ADL PCH-ADH PG-0016 | Executes software interruption.                                                                                                                                                                                                                            | 80 | 15 | 2  |     |         |          |          |               |              |            |         |      |    |                 |               |               |      |   |                    |         |              |     |         |         |   |
| BVC<br>(Note 3)   | V=0?                                                                                                          | Branches when the contents of the V flag is "0".                                                                                                                                                                                                           |    |    | T  | Ī   | T       |          |          | T             |              |            | 1       |      |    |                 | Ī             | 7             | i    |   |                    |         |              |     | T       | Τ       | Ī |
| BVS<br>(Note 3)   | V=1?                                                                                                          | Branches when the contents of the V flag is "1".                                                                                                                                                                                                           |    |    | Ī  | Ţ   |         |          |          | 1             | Ţ            | T          |         |      |    |                 |               |               |      |   |                    | Ī       |              |     | 1       | 1       | Ī |
| CLB<br>(Note 5)   | Mb0                                                                                                           | Makes the contents of the specified bit in the memory "0".                                                                                                                                                                                                 |    |    | I  |     |         |          |          |               |              |            | 14      | 8    | 3  |                 |               | Ţ             |      |   | П                  | Ī       |              |     | T       | T       | Ī |
| CLC               | C <b>←</b> 0                                                                                                  | Makes the contents of the C flag "0".                                                                                                                                                                                                                      | 18 | 2  | ı  |     |         |          |          |               |              |            | I       |      |    |                 |               |               |      |   |                    |         |              |     | I       | I       | Ī |
| CLI               | 1⊷0                                                                                                           | Makes the contents of the I flag "0".                                                                                                                                                                                                                      | •  | 2  | -  | 1   |         |          | Ц        |               | $\downarrow$ |            |         |      | _  |                 |               |               |      |   |                    | Ţ       | $\prod$      | Ц   | I       | I       | I |
| CLM               | m=-0                                                                                                          | Makes the contents of the milling "0".                                                                                                                                                                                                                     | D8 | 2  | +- | 1   | 1       | Ц        | Ц        | 4             | 4            | 1          | 1       | Ц    | Ц  | Ц               | 1             | $\downarrow$  | 1    |   | Ц                  | 1       | $\perp$      | Ц   | 1       | 1       | 1 |
| CLP               | PSb-0                                                                                                         | Specifies the bit position in the processor stable register by the bit pattern of the second byte in the instruction, and sets "0" in that bit.                                                                                                            |    |    | 1  | 2 4 | 2       |          | Ц        | $\downarrow$  |              |            |         |      |    |                 |               |               |      |   |                    | $\perp$ | Ľ            |     |         |         |   |
| CLV               | v-0                                                                                                           | Makes the contents of the V flag "0".                                                                                                                                                                                                                      | 瞪  | 2  | +- | 1   | $\perp$ | Ш        | Ц        | $\downarrow$  | 1            |            | $\perp$ | Ц    |    | Ц               | 1             | _[            | 1    | L |                    | 1       | $\sqcup$     | Ц   | $\perp$ | $\perp$ | ļ |
| CMP<br>(Note 1,2) | Acc-M                                                                                                         | Compares the contents of the accumulator with the contents of the memory.                                                                                                                                                                                  |    |    | Т  |     | 2 2     |          |          | L             |              | 4 2<br>6 3 |         |      |    | C5<br>42        | 7             | ╛             |      |   | D2 6               |         | C1           | ] [ |         |         | ı |

|          |     |      | _   |     |     | _        | _       |     | _   |    | _  |           | - | _        |         | _   | -   |          |          |     |           |         | _  |   |          | -        |   | A         | đđ | re: | 55       | ing | <u> </u>  | mo | xde | <b>.</b> |               |           |           |           |   |     |               |    |   |     |        |          |           |           |           | _         |    |     |           |           |           |           |            |    | T         |     | Pr | roc    | es | sor | , s <sup>1</sup> | tati  | 15 /          | -0 | iste | <u>.</u> | _       |
|----------|-----|------|-----|-----|-----|----------|---------|-----|-----|----|----|-----------|---|----------|---------|-----|-----|----------|----------|-----|-----------|---------|----|---|----------|----------|---|-----------|----|-----|----------|-----|-----------|----|-----|----------|---------------|-----------|-----------|-----------|---|-----|---------------|----|---|-----|--------|----------|-----------|-----------|-----------|-----------|----|-----|-----------|-----------|-----------|-----------|------------|----|-----------|-----|----|--------|----|-----|------------------|-------|---------------|----|------|----------|---------|
| L(I      | DIR | 11   | L(n | )IA | ) Y | Г        | AF      | ıs  | ٦   |    | B: | St        | 5 |          | В5      | 5.3 | ĸ l | А        | BS       | . Y | ī         | 4       | AI | _ | L        | <u>۔</u> |   |           |    | _   |          |     | _         |    |     |          | NR9           | S Y       | ) [       | S         |   | T   | F             | ŒI |   | T c | ı. —   | h R      | 7         | LAS       |           | aT.       | -  | in. | T         | Si        | ٦).       | νĪ        | e          | ıĸ | +         | ınl | _  |        |    | _   |                  |       |               | _  | 2    |          | H       |
| ap.      |     |      |     |     |     | 1        | _       |     |     |    |    | _         |   |          |         |     | - 1 |          |          |     |           |         |    |   | 1        |          |   |           |    |     |          | 1   |           |    |     |          |               |           |           |           |   | - 1 |               |    |   |     |        |          |           |           |           |           |    |     |           |           |           |           |            |    |           | _   | _  | _      | _  | _   | _                | _     |               |    |      | _ 3      |         |
| OF)      | n i | *  0 | ¥   | n   | #   | (A)      | 1       | 113 | ۳   | nρ | ľ  | Ψ         |   |          |         |     |     |          |          |     |           |         |    |   |          |          |   |           | 익  | "   | #        | 19  | 1         | 1  | #   | Œ        | 1             | 4         | 10        | 1         | 4 | F   | φ,            | n  | # | οφ  | ļ.     | 1        | 10        | 9         | 1         |           |    |     |           |           |           |           | <b>"</b> [ | 1  | -+        | _   | PL |        | -  | -   | _                | -     | _             |    | 1    |          |         |
| 67<br>42 |     |      | ı   |     |     | ı        |         | 1   | - 1 |    |    |           |   |          |         | İ   | -   |          | ı        | ı   | ı         | -       |    |   | 7F       | L        |   | ı         |    |     |          |     |           |    |     |          |               | 1         |           |           |   |     |               |    |   |     |        |          |           |           |           | -1        | -1 | 7   |           |           | 1         | ŀ         |            |    |           | ٠   | •  | •      | N  | 1   | 1                | •     | •             | •  | •    | Z        | С       |
| 67<br>27 |     | 7    | 77  |     |     | 60       | 1       |     | ļ   |    |    | 1         |   | 70       | 1       | ļ   |     | 79       |          |     | ı         | iF      | j  |   | 7F<br>3F | ı        |   | ı         | +  | -   | <u> </u> | -   | +         |    |     | L        |               | +         | +         | +         | - | -   | 4             | _  | _ | ļ   | -      | +        | -         | 1         | +         | ŧ         | 33 | 5   | 7         | 73        | 1         |           | +          | +  | +         | _   | •  | <br> - | L. |     | +                |       |               | _  |      | 7        |         |
| 42       |     | 3 4  | 12  | 13  | ŀ   | 42       | <br>2 6 | 1   | 1   |    |    |           |   | 42       | 8       | 1   | 4   | 42       | 8        |     |           | 12      |    | 5 | 42       | 9        |   | ı         |    |     |          |     |           |    |     |          |               |           |           |           |   |     | í<br>         |    |   |     |        |          |           |           |           | ļ         | 12 | 7   | 3 4       | 21        | -         | 1         |            |    | ĺ         |     |    |        | "  |     |                  |       |               |    | Ì    | 4        |         |
| 27       | +   | 3    | 37  | -   | _   | 20<br>00 | 1       | +   | 3   | -  |    | +         |   | 30<br>1E | 8       |     |     | 39       | _        | +   | 1         | F       | -  |   | 3F       | -        | ł | +         | +  | +   | _        | 1   | +         | -  | _   | L        | +             | +         | +         | +         | + | +   | -             |    | _ | -   | <br> - | <u> </u> | +         | +         | +         | -         | 23 | +   | 3         | 13        | +         | +         | +          | +  | +         | -   | -  | -      | N  |     | .                |       | .             |    | •    | z        | С       |
|          |     |      |     |     |     |          |         |     |     |    |    |           |   |          |         |     |     | i        |          |     |           |         |    |   |          |          |   |           |    |     |          |     |           |    |     |          |               |           |           |           |   |     |               |    |   |     |        |          |           |           |           |           |    |     |           |           |           |           |            |    |           |     |    |        |    |     |                  |       |               |    |      |          |         |
|          |     | I    |     |     |     |          |         |     |     |    |    |           |   |          |         |     |     |          |          |     |           |         |    |   |          |          |   |           |    |     |          |     |           |    |     |          |               |           |           |           |   |     | Ī             |    |   | 34  | 7      | 4        | 34        | c         | 9 9       | 5         |    |     |           |           |           |           |            | Ī  |           | •   | •  | ٠      | •  | 1   |                  | ·     | •             | •  | •    | •        | •       |
|          | I   | Ţ    |     |     |     |          |         |     |     |    |    |           |   |          |         |     |     |          |          |     |           |         |    |   |          |          |   | Ī         | 1  | 7   |          | Γ   | ]         | Ī  |     |          | Ī             |           |           |           |   | Ī   |               |    |   | 24  | 7      | 4        | 21        | C         | 9 !       | 5         |    |     |           |           |           |           |            | 1  | 1         | •   | ٠  | ٠      | •  | ŀ   | •                | •     | •             | •  | •    | -        | ·       |
|          | Ī   |      |     |     |     | Ī        |         | 1   |     |    |    |           |   |          |         | Ī   |     |          | ļ        |     | 1         |         |    | _ | -        | -        |   | Ī         | Ī  |     |          | Ī   | Ì         |    |     |          |               |           |           | 1         |   | 1   | 90            | 4  | 2 |     |        |          | 1         | 1         |           |           |    |     |           | 1         |           |           | 1          | 1  | Ī         | •   | ٠  | ٠      | •  | •   | 1                | •     | -             | -  | -    | •        | •       |
| _        | Ţ   | Ţ    |     |     |     |          |         |     |     |    |    |           |   |          |         |     |     |          |          |     |           |         |    |   |          |          |   | T         | Ţ  |     |          |     |           |    |     |          | ĺ             | T         |           | ,         |   |     | <b>B</b> 0    | 4  | 2 |     |        |          |           |           |           |           |    |     |           |           |           | 1         |            | 1  | 7         | •   |    | •      | •  | 1   | 1                | •     | •             | ·  | •    | ٠        | ٠       |
| 1        |     | 1    | 1   |     |     | _        |         | 1   |     |    |    |           | 1 |          |         |     |     |          |          |     | 1         | 1       |    |   |          |          |   |           |    |     |          | T   | 1         |    |     |          | T             | T         | 1         |           | 1 | 1   | FO            | 4  | 2 | 4   |        |          |           |           |           | 1         |    | 1   |           | 1         | 1         | T         | +          | 1  | 1         | •   | ٠  | •      | •  | •   | 1                | •     | •             | •  | •    | •        |         |
| 1        |     | T    |     |     |     |          |         | Ť   | 1   |    |    | T         |   |          | İ       | ļ   |     |          |          |     | 1         | 1       |    |   | Ī        |          |   | 1         |    | 1   |          | T   | 1         | 1  |     |          | Ī             | 1         | Ì         | 1         |   |     | 30            | 4  | 2 |     |        |          | 1         | 1         | 7         | 1         | 1  | 7   | †         | 1         | 1         | 1         |            |    | 1         | •   | •  |        | ٠  | •   | 1                | •     | •             | •  | •    | •        | -       |
| 1        | 1   | 1    | 1   |     |     |          |         | 1   | -†  | _  | -  | †         | 1 |          |         | 1   |     |          |          | ļ   | 1         | 1       | 1  |   |          |          | İ | 1         | 1  | 1   |          |     | T         | 1  |     |          |               | T         |           |           |   |     | M             | 4  | 2 |     |        | 1        | Ť         | 1         | †         | 1         | †  | †   | †         | 1         | †         | †         | 1          | †  | †         | •   | •  | •      | •  | -   | †                | •     | •             | •  | •    | •        | -       |
| 1        | 1   | 1    | 1   | 7   |     |          | ļ       | T   | 1   |    |    | Ť         | 1 |          |         | İ   |     |          |          |     | †         | 1       | -  |   |          | Ī        | Ī | Ť         | 1  |     |          |     | Ť         | 1  |     | -        | 4             |           |           |           | Ì |     | 10            | 4  | 2 |     |        | Ì        | T         | †         | 1         | 1         | 1  | 1   | †         | †         | †         | †         | †          | 1  | t         | -   | •  | •      | •  | ١.  | †                | •     | •             | •  | •    | •        | ٠       |
|          | +   | 1    | +   |     |     | -        | -       | t   | 1   |    |    | T         | 1 |          |         | İ   | 1   | _        |          |     | 1         | 1       |    |   |          |          |   | 1         | 1  |     |          | T   |           | 4  | 1   |          |               |           |           |           | 1 | 1   | 30            | 4  | 2 |     | T      | t        | t         | Ì         | †         | †         |    |     | $\dagger$ | $\dagger$ | †         | $\dagger$ | $\dagger$  | †  | †         | •   | :  | •      | ٠  |     | ţ.               | +     | •             | •  | •    | -        | •       |
|          |     |      |     | _   |     |          |         |     |     |    |    |           |   |          |         |     |     |          |          |     |           |         |    |   |          |          |   |           |    |     | 1        |     |           |    |     |          | •             | ľ         |           | -         |   |     | 32            | 4  | 3 |     |        |          |           |           |           |           |    |     |           |           |           |           |            |    |           |     |    |        |    |     |                  |       |               |    |      |          |         |
|          |     |      |     |     |     |          |         |     |     |    |    |           |   |          |         |     |     |          |          |     |           |         |    |   |          |          |   |           |    |     |          |     |           |    |     |          |               |           |           |           |   |     |               |    |   |     |        |          |           |           |           |           |    |     |           |           |           |           | !          |    |           |     | •  | •      |    | •   |                  | •     |               | •  | •    |          | •       |
| +        | +   | +    | +   |     | ļ.  | -        | -       | +   | 1   | _  | ļ  | +         | - | <u>L</u> | -       | +   | +   |          | l        | +   | $\dagger$ | +       |    |   | _        | -        | ŀ | $\dagger$ | +  | +   |          | l   | $\dagger$ | +  |     | ┞        | +             | †         | $\dagger$ | +         | + | -   | 50            | 4  | 2 | _   |        | ł        | t         | +         | $\dagger$ | $\dagger$ | +  | +   | $\dagger$ | +         | $\dagger$ | $\dagger$ | $\dagger$  | +  | $\dagger$ | •   | -  | •      |    | •   | +                | •     | -             | -  | •    | •        | ·       |
| +        | +   | +    | +   |     | _   | H        | +       | +   | +   | _  | L  | $\dagger$ | 1 |          | $\perp$ | +   | +   |          | $\vdash$ | +   | $\dagger$ | +       |    |   |          | -        | + | $\dagger$ | +  | +   |          | H   |           | +  |     | -        | $\frac{1}{1}$ | +         | +         | $\dagger$ | + | -   | 70            | 4  | 2 | -   |        | +        | $\dagger$ | +         | $\dagger$ | +         | +  | +   | $\dagger$ | +         | +         | $\dagger$ | +          | +  | +         |     | •  | •      | •  | •   | +                | +     | •             | •  | •    | •        |         |
| +        | +   | +    | +   |     | -   | ├        | +       | +   | +   | ıç | 9  | 1         | 4 | L_       | H       | +   | +   |          | -        | ļ.  | +         | +       |    |   | ļ.       | -        | H | $\dagger$ | +  | +   | _        | ł   | -         | +  |     | -        | +             | $\dagger$ | +         | $\dagger$ | + | +   | +             | -  | L | -   | -      | +        | $\dagger$ | +         | $\dagger$ | $\dagger$ | +  | +   | $\dagger$ | +         | +         | $\dagger$ | +          | +  | +         | -   |    | •      | •  | -   | +                | +     | -             | •  | -    | •        | -       |
| +        | +   | +    | +   |     | L   | -        | +       | +   | +   |    |    | +         | - | _        | _       |     | -   |          | $\vdash$ | +   | $\dagger$ | +       |    | _ | -        |          | + | +         | +  | +   |          | -   | +         | +  | -   | H        | +             | +         | +         | +         | + | +   | $\frac{1}{2}$ |    | H |     | -      | +        | +         | +         | +         | +         | +  | +   | +         | +         | +         | +         | +          | +  | +         |     | •  |        | •  |     | 1                | •     | •             |    | •    |          | 0       |
| 1        | 1   | 1    |     |     |     | L        | ļ       | ļ   | 1   |    |    | 1         |   |          | ļ       | 1   | 1   |          | L        | ļ   | 1         | 1       |    |   | L        |          | ļ | 1         | 1  | 1   |          | L   | 1         | 1  |     |          | ļ             | 1         | 1         | 1         | 1 | 1   | $\downarrow$  |    |   | I   | L      | 1        | 1         | 1         | 1         | 1         | 1  | 1   | 1         | 1         | 1         | 1         | 1          | 1  | +         | +   | ٠  | •      | ⊢  | ┿.  | 4                | -     | -             |    | -+   | -+       |         |
| +        | +   | +    | +   |     | L   | -        | 1       | +   | +   |    | _  | -         | 1 |          | _       | -   | -   |          | $\vdash$ | +   | $\dagger$ | +       | -  |   | _        |          | + | +         | +  | +   |          | +   | +         | +  | -   | -        | -             | +         | +         | +         | + | +   | -             | -  | - | -   | H      | +        | +         | $\dagger$ | +         | +         | +  | +   | +         | +         | +         | +         | +          | +  | +         | +   | •  | •      |    | pe  |                  | lec   | 1             |    | 9    | _ 1      | •<br>8- |
| 4        | +   | +    | +   | -   | L   | -        | 1       | +   | +   |    | _  | +         | + |          | -       | +   | +   |          | ŀ        | +   | +         | +       | -  |   | -        | F        | + | +         | +  | +   |          | -   | +         | -  |     | $\vdash$ | $\perp$       | $\dagger$ | +         | +         | + | 1   | -             |    |   | -   | L      | +        | +         | +         | +         | +         | +  | +   | +         | +         | +         | +         | $\dagger$  | +  | +         |     | •  |        | •  | _   | _                | · · ( | _             | ٠, | •    | •        | -       |
| C7       |     | 1    | - 1 |     |     | ı        | ı       | 1   | - 1 | _  | ľ  | †         |   |          | 1       |     | - 1 |          | ı        |     | П         | ı       |    |   | DF       |          | L | Т         | 1  | 7   |          | İ   | T         |    |     |          | T             | 1         | 1         | $\dagger$ | 1 | 1   | 1             |    |   |     |        | 1        | 1         | †         | 1         | 1         |    | 5 : | ı         |           | 1         |           | †          | 1  | 1         | •   | ٠  | •      | N  | ╁   | ÷                | +     | $\rightarrow$ | •  | •    | z        | С       |
| 12<br>07 | 2   | 3 4  | 12  | 13  | 3   | 42<br>C0 | 2       | 1   | 1   |    |    |           |   | 42<br>DD | В       | 1   | 1   | 42<br>09 | В        | 1   | k         | 2<br>;F | 8  | 5 | 42<br>DF | 9        | 5 |           |    |     |          |     |           | -  |     |          |               |           |           |           |   |     |               |    |   |     |        |          |           |           |           | 4         | 12 | 7   | 3 4       | 21        | 0 3       | 3         |            |    |           |     |    |        |    |     |                  |       |               | İ  |      |          |         |

|                    | Ì                                                                                                                                                                                                                                                                                                                                                        | <del></del> -                                                                                                                                                                                                                                             | L   |         | _        |          |   |               | _ | _ |      | ı   | Add      | ires     | s In         | gn           | od           | e         |      |              |      |          |             |              | _        |        |
|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------|----------|----------|---|---------------|---|---|------|-----|----------|----------|--------------|--------------|--------------|-----------|------|--------------|------|----------|-------------|--------------|----------|--------|
| Symbol             | Function                                                                                                                                                                                                                                                                                                                                                 | Détails                                                                                                                                                                                                                                                   | ⊢-  | MP      | +-       | IMI<br>T | - | L             | A | 1 | D    |     | +        |          | _            |              | _            | -         | IR,Y | _            | _    | -        |             |              |          |        |
|                    |                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                           | 90  | n #     | -        | +        |   | $\overline{}$ |   |   |      | -   | -        | n        | #            | e n          | #            | 90        | n    | i q          | n    | #        | oc∣r        | <u> </u>     | οç       | _      |
| (Note 2)           | X-M                                                                                                                                                                                                                                                                                                                                                      | Compares the contents of the Index register X with the contents of the memory.                                                                                                                                                                            | Ц   | 1       | ↓        | ╁_       | 2 |               |   |   | 1    | 1 2 |          |          | $\downarrow$ | 1            | L            | L         |      |              | }    |          |             |              |          |        |
| (Note 2)           | Y-M                                                                                                                                                                                                                                                                                                                                                      | Compares the contents of the index register Y with the contents of the memory.                                                                                                                                                                            | Ц   | $\perp$ | α        | 2        | 2 | L             |   | ľ | 1    | 1 2 |          |          |              |              | L            |           |      |              |      |          | 1           |              |          |        |
| DEC<br>(Note 1)    | Acc←Acc−1 or<br>M←M−1                                                                                                                                                                                                                                                                                                                                    | Decrements the contents of the accumilator or memory by 1.                                                                                                                                                                                                |     |         |          |          |   |               | 2 |   | x6 7 | 2   |          |          | ľ            | 6 7          | 2            | <br> <br> |      |              |      |          |             |              |          |        |
| DEX                | x <b></b> x-1                                                                                                                                                                                                                                                                                                                                            | Decrements the contents of the index register X by 1.                                                                                                                                                                                                     | CA  | 2 1     | t        | T        |   |               |   | + | †    | t   | H        | <b> </b> | +            | t            | <del> </del> | -         | +    | $^{\dagger}$ | +    | H        | $^{+}$      | +            | H        | _      |
| DEY                | Y <b>-</b> Y-1                                                                                                                                                                                                                                                                                                                                           | Decrements the contents of the index register Y by 1.                                                                                                                                                                                                     | 88  | 2 1     | 1        | T        | П | Π             | П | 1 | Ť    | †   | П        | П        | 1            | Ţ            | T            | Г         | T    | 1            |      |          | +           | †            | П        | $\top$ |
| DIV<br>(Note 2,10) | A(quotient)←B,A/M<br>B(remainder)                                                                                                                                                                                                                                                                                                                        | The numeral that places the contents of accumulator 8 to the higher order and the contents of accumulator A to the lower order is divided by the contents of the memory. The quotient is entered into accumulator A and the remainder into accumulator 8. |     |         | 89<br>29 |          | 3 |               |   | 2 |      | 9 3 |          |          | 3            |              | 3            |           | Ī    | 32           | 9131 |          | 99 3:<br>21 |              | 89<br>31 | 33     |
| EOR<br>(Note 1,2)  | Acc**Acc**M                                                                                                                                                                                                                                                                                                                                              | Logical exclusive sum is obtained of the contents of the accumulator and the contents of the memory. The result is placed into the accumulator.                                                                                                           |     |         | ì        | 2        | 2 |               |   | 4 | 2 6  | 2   |          |          |              |              | 3            |           |      | 43           | 2 8  | 3        | 41 7        | 1            | 1        |        |
| NC<br>(Note 1)     | Acc←Acc+1 or<br>M ←M+1                                                                                                                                                                                                                                                                                                                                   | Increments the contents of the accumulator or memory by 1.                                                                                                                                                                                                |     |         | 49       | <b>1</b> |   |               | 2 | • | -    | 2   |          |          |              |              | 2            |           | ]    | 5            | 2    |          | 61          | -            | 51       | +      |
| INX                | x-x+1                                                                                                                                                                                                                                                                                                                                                    | Increments the contents of the index register X by 1.                                                                                                                                                                                                     |     | 2 1     | <u> </u> |          |   | 34            |   |   |      | -   | Ļ        |          | 1            | $\downarrow$ | L            |           | 4    | 1            | -    |          | 1           | $\downarrow$ | Ц        | 4      |
| INY                | Y+Y+1                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                           | ₽ 4 | 2 4     | -        | 1        | Н |               | - | + | +    | +   | Н        | $\vdash$ | +            | ╁            | ╁            | Н         | +    | +            | +    | $\vdash$ | +           | ╀            | H        | +      |
| JMP                | ABS                                                                                                                                                                                                                                                                                                                                                      | Places a new address into the program counter and jumps                                                                                                                                                                                                   | ╄   | -       |          | -        | - |               | - | + | +    | +   | $\vdash$ | Н        | +            | ╁            | +            | H         | +    | ╀            | H    | Н        | +           | ╀            | $\vdash$ | +      |
| JSA                | PCL ← ADL PCH ← ADH  ABL PCL ← ADL PCH ← ADH PG←ADG  (ABS) PCL ← (ADH, ADL) PCH ← (ADH, ADL) PCL ← (ADH, ADL) PCL ← (ADH, ADL) PCH ← (ADH, ADL+1) PG ← (ADH, ADL+1)  (ABS, X) PCL ← (ADH, ADL+X) PCH ← (ADH, ADL+X) PCH ← (ADH, ADL+X) PCH ← (ADH, ADL+X) PCH ← (ADH, ADL+X) PCH ← (ADH, ADL+X) PCH ← (ADH, ADL+X) PCH ← (ADH, ADL+X) PCH ← (ADH, ADL+X) | Seves the contents of the program counter (also the con-                                                                                                                                                                                                  |     |         |          |          |   |               |   |   |      | i   |          | -        |              |              |              |           |      |              |      |          |             |              |          |        |
|                    | M(S) PCH<br>S-S-1<br>M(S) PCL<br>S-S-1<br>PCL ADL<br>PCH ADH<br>ABL<br>M(S) PG<br>S-S-1<br>M(S) PCH<br>S-S-1<br>M(S) PCL<br>S +- S-1<br>PCL ADL<br>PCH ADH<br>PG ADG<br>(ABS, X)<br>M(S) PCH<br>S-S-1<br>M(S) PCH<br>S-S-1<br>M(S) PCH<br>S-S-1<br>PCL (ADH, ADL+X)<br>PCH (ADH, ADL+X)<br>PCH (ADH, ADL+X)<br>+- (ADH, ADL+X)                           | tents of the program bank register for ABL) Into the stack, and jumps to the new address.                                                                                                                                                                 |     |         |          |          |   |               |   |   |      |     |          |          |              |              |              |           |      |              |      |          |             |              |          |        |

| <u> </u>    |     | -   |           |          |    |     |     |   |     |     |           |    |    |          | _  |            | _        |     |        | _            |     | Ac        | idr | <b>03</b> 5  | lng | , m | od            | 8                |     |    |           |     |    |    |    | _   |      |   |     |       |           |     |           |           |     |    |           | -         | Т  | _   | <br>Pro | Ces            | sor | ' gi:    | atus | re | Gis. | ter |
|-------------|-----|-----|-----------|----------|----|-----|-----|---|-----|-----|-----------|----|----|----------|----|------------|----------|-----|--------|--------------|-----|-----------|-----|--------------|-----|-----|---------------|------------------|-----|----|-----------|-----|----|----|----|-----|------|---|-----|-------|-----------|-----|-----------|-----------|-----|----|-----------|-----------|----|-----|---------|----------------|-----|----------|------|----|------|-----|
| r(D         | íA) | ) L | (DII      | H).1     | Ţ  | AE  | 35  | Ţ | \BS | 5,b | Ī         | 88 | ,x | A        | BS | ,Y         |          | \BL | _      | AE           | L)  | d         | AE  | 15)          | L   | AE  | s)            | (AI              | BS. | x) | s         | rĸ  | Τ  | RE | L  | l o | IA,b | я | AB: | S,6,1 | T         | S   | <br>R     | Te        | SA) |    | 6         | LK        | 11 |     |         | 7              |     |          |      |    | =_   | _   |
| op n        | ı J | اء  | 0 0       | T#       | ١  | 1   | ď   |   | ,,  | T#  | ļ,        | Tn | 1# | ١,       | 1  | ] <u>#</u> | ₽-       | _   | _      | _            | _   | -         | _   |              | _   |     | _             | Ь.               |     | _  | _         |     | _  |    |    | ш.  |      |   |     |       |           |     |           | 1.        |     |    | _         | n :       |    | !F  |         | -              | +   | / m      | +    | +  | ┿    | +   |
| 1           | ۲   | +   | 7         | +        |    |     | 3   |   | †"  | +   | Ť         | +  | ۳  | (*       | +" | ۳          | H        | H   | -      | 7            | +   | 4         | +   | +            | ╀~  | 1"  | <del> "</del> | H                | -   |    | 7         | +*  | 14 | 7" | +" | 4   | H    | H | *   |       | 7         | 7   | +         | ۴         | Υ"  | ۲  | *         | "         | +  | _   | . ] .   | . N            | +   | +-       | +    | 1. | ┿-   | _   |
|             |     |     |           |          | L  | L   | L   | L |     |     |           | L  |    |          |    |            |          |     |        |              |     |           |     |              |     |     |               |                  |     |    |           |     |    |    |    |     |      |   |     |       |           |     |           |           |     |    |           |           | 1  |     |         | \<br>          | ' ' | 1.       | 1    |    | •    |     |
|             |     | T   | Ī         | T        | þ  | 1   | 3   |   | T   |     | Ţ         | Ţ  |    | Ī        |    |            |          |     |        | 1            | T   | Ī         | Ī   |              |     |     |               |                  |     |    | 1         | T   |    | 1  | Ī  |     | П    |   | 1   | 1     |           | 1   |           | T         |     |    |           |           | 1  | •   | •       |                |     | 1        | 1    | 1  | ŀ    |     |
| $\dagger$   | t   | †   | t         | †        | C  | ŧ 7 | 3   | 1 | Ť   | +   | DI        | 8  | 3  | 1        | t  | <u> </u>   | H        |     |        | +            | 1   | $\dagger$ | 1   | t            | t   | t   |               | H                | 7   | +  | t         | +   | +  | +- | †- | -   | Н    |   | -†  | +     | $\dagger$ | +   | $\dagger$ | $\dagger$ | -   | Н  | Н         | +         | ١. | +   | .†.     |                | , - |          | 1.   | -  | 1.   | _   |
|             |     |     |           |          |    |     |     |   |     |     |           |    |    |          |    |            |          |     |        |              |     |           |     |              |     |     |               |                  |     |    |           |     |    |    | ŀ  |     |      |   |     |       |           |     |           |           |     |    |           | İ         |    |     |         |                |     |          |      |    |      |     |
| $\perp$     | Ţ   | 1   | I         | Į        |    | I   | Ţ.  | Ţ | I   | L   | L         | L  | L  | Ţ        | L  |            | Ц        |     | $\Box$ | $\downarrow$ | Ţ   |           | Ţ   |              | I   | I   |               |                  |     |    | 1         | I   | Ţ  | I  | Ţ  |     |      |   | _   | 1     | ].        | 1   | 1         | L         |     |    |           | 1         | ŀ  | •   | 1       | N              |     | Ŀ        | •    | •  | Ŀ    |     |
| -           | 1   | 1   | 120       | Ļ        |    |     | -   | ╀ | +-  | Ļ   | Ļ         | _  | Ļ  |          |    | Ļ          |          | - 1 |        |              | _   | +         | 1   | $\downarrow$ | -   | -   | ļ.,           | $  \downarrow  $ | 4   | 4  | 4         | 4   | 1  | -  | Ĺ- | L   | Ц    | 4 | 4   | 4     | 1         | 1   | -         | 1         | ļ   |    | 4         | 4         | ļ. | +   | 4       | 4.0            | -   | 1.       | -    | ŀ  | ⊢    |     |
| 89 35<br>27 | 3   | 3   |           | 3 3      | 20 |     | 9 4 |   |     |     | 30        |    | ٩  | 39       |    | 1          | 2F       |     |        | 89 3<br>3F   |     | 1         | 1   |              |     |     |               |                  |     |    |           |     |    |    |    |     |      |   |     |       | 2         | 3   | 0 3       | 25<br>33  |     | 3  | Ì         |           | ). | · • | .       | N              | ٧   | <u> </u> | -    |    | -    |     |
| 4710        | 2   | 5   | 711       | 2        | 40 | 4   | 3   |   | Ţ   | T   | 50        | 6  | 3  | 55       | 6  | 3          | 4F       | 6   | 4      | 5F           | 7   | 4         | 1   | 1            | Ì   |     |               |                  | ٦   | 1  | †         | †   | 1  | T  | Ţ  |     |      |   | 1   | Ť     | Ì         | 3 5 | 2         | 53        | 8   | 2  |           | †         | †. |     | ١.      | N              | 1   | 1        | ŀ    | •  | •    |     |
| 42 12<br>47 | 2 3 | 4.  | 2 13<br>7 | 3        | 47 |     | 4   | 1 |     |     | 42<br>50  |    | 4  | 42<br>59 |    | 4          | 42<br>4F | 8   |        | 42<br>5F     | 9 ! | 5         |     |              | l   |     |               |                  |     |    |           |     |    | ı  |    |     |      |   | 1   |       | 4         |     | / 3       | 42        | 10  | 3  |           | Ì         |    |     |         |                |     |          |      |    |      |     |
|             | †   | T   | T         | 1        | Ei | 7   | 3   | T | T   | T   | FE        | 8  | 3  | T        | 1  | Γ          |          |     | 1      | +            | +   | t         | +   | T            |     | t   |               |                  | 4   | 1  | †         | +   | †  | +- |    |     |      | 1 | +   | +     |           |     |           | Ť         |     |    | $\exists$ | +         | 1  | †.  | +       | N              | ۱.  |          | -    | •  | -    |     |
|             |     |     |           |          |    |     |     |   |     |     | i         | ľ  |    | ĺ        |    |            |          |     | Ì      |              |     | ļ         |     | 1            | Ì   |     |               |                  |     |    |           |     |    |    |    |     |      |   |     | 1     |           |     |           | 1         |     |    |           |           |    | -   |         | -              |     |          |      |    |      |     |
| +           | f   | ✝   | ╀         | t        | t  | ╁   | +   | t | +   | t   | ۲         |    | H  | t        | t  |            | Н        | 1   | +      | +            | +   | ┪         | ╁   | +            | H   | 1   | -             | H                | +   | +  | +         | +   | 十  | +  | ┝  | Н   | 4    |   | t   | 1     |           |     | +         | t         | H   | Н  | 1         | $\dagger$ | ╽, | ١,  | +,      | N              |     | ╁.       | ┼.   | -  |      |     |
| I           |     | 1   |           | T        | L  | Ţ   | 1   | T |     | T   | T         |    | Γ  | 1        | Ì  | -          |          |     | 7      | 1            | 7   | †         | 1   | Ť            | T   |     |               | П                | 7   | 7  | $\dagger$ | -†- | †  | T  |    | 4   | 1    | V | 1   |       | †         | †   | †         | T         |     | -1 | -         | †         | ١. | 1.  | .†.     | N              | 1   | †•       | ١.   | ١. |      |     |
| Τ           | Τ   | T   | Τ         | Ţ        | 40 | 2   | 3   | Γ | Γ   | Г   | Γ         |    |    | Γ        | Γ  |            | 5C       | 4   | 4      | T            | Τ   | 64        | 4   | 3            | ЮC  | 8   | 3             | 7C               | 6   | 3  | Ţ         |     | Г  |    |    |     |      | 7 |     | T     | †         | T   | 1         | T         |     | П  |           | 1         | ١. | 1   | ή.      | 1.             | 1   | 1.       | 1.   | 1. | •    |     |
|             |     | !   |           |          |    |     |     |   |     |     | <br> <br> |    |    |          |    |            |          |     |        |              |     |           |     |              |     |     |               |                  |     |    |           |     |    |    |    |     |      |   |     |       |           |     |           |           |     |    | 1         |           |    |     |         | <br> <br> <br> |     |          |      |    |      |     |
|             |     |     |           | <b>!</b> |    |     |     |   |     |     |           |    |    |          |    |            |          |     |        |              |     |           |     |              |     |     |               |                  |     |    |           |     |    |    |    |     |      |   | ;   |       |           |     |           |           |     |    |           | !         |    |     |         |                |     |          |      |    |      |     |
| +           | -   | ╀   | l         | -        | x  | 1 6 | 1   | - | -   | -   | 1         | -  |    |          | K  |            | 22       | B   |        | -            | +   | <u> </u>  | -   | $\downarrow$ | -   |     | _             | 60               | g   | 3  | 4         | +   | 1  | -  |    | _   | -    | - | 1   | -     | +         | 1   | _         | -         | _   |    | 4         | +         | +  |     |         | <u> </u>       |     | L        |      | L  |      |     |
|             |     |     |           |          |    |     |     |   |     |     |           |    |    |          |    |            |          | 8   | 4      |              |     |           |     |              |     |     |               | PC               | 8   | 3  |           |     |    |    |    |     |      |   |     |       |           |     |           |           |     |    |           |           |    |     |         |                |     |          |      |    |      |     |

| _                  | _                                                                                                              |                                                                                                                                                                                                                              | $\vdash$ |    | -        | _        | _    | _ | _        | 7        |      | -,            |     | 18 5 |                | _  | _ | _             |     | _ | _         |         | г-         |      | Τ-        | _    |   |
|--------------------|----------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----|----------|----------|------|---|----------|----------|------|---------------|-----|------|----------------|----|---|---------------|-----|---|-----------|---------|------------|------|-----------|------|---|
| Symbol             | Function                                                                                                       | Details                                                                                                                                                                                                                      | -        | MP | +        | M        | _    | L | <u> </u> | -        | DIF  | $\rightarrow$ | _   |      | -+-            |    | _ | ь.,           |     |   | (DII      |         | <u> </u>   |      | _         |      |   |
|                    |                                                                                                                |                                                                                                                                                                                                                              | αp       | n  |          | +-       |      | œ | n i      | -        | •    | -             | OP) | n ‡  | -              | -  | - | $\overline{}$ | n i | _ |           |         | _          |      |           | _    |   |
| LDA<br>(Note 1,2)  | Acc ← M                                                                                                        | Enters the contents of the memory into the accumulator.                                                                                                                                                                      |          |    | L        | 2 4      | 3    |   |          | L        | 6    |               |     |      | L              | 7  |   |               |     | 1 | 2 8       | 3       | <b>!</b>   | j    |           | 2 10 | ١ |
| LDM<br>(Note 5)    | M ← IMM                                                                                                        | Enters the immediate value into the memory.                                                                                                                                                                                  |          |    | 1-       | T        |      |   | Ī        | 64       | 4    | 3             | 7   | Ī    | 74             | 5  | 3 |               | 1   | 1 |           | T       |            | +    | †         | T    | ļ |
| LDT                | DT IMM                                                                                                         | Enters the immediate value into the data bank register.                                                                                                                                                                      |          |    | 85<br>CZ |          | 3    |   |          | T        |      | 1             | 1   | +    | T              |    |   |               | 1   | Ť |           |         |            |      | 1         |      | Ī |
| LDX<br>(Note 2)    | X M                                                                                                            | Enters the contents of the memory into index register X.                                                                                                                                                                     |          |    | A        | 2 2      | 2    | i |          | M        | 4    | 2             | 1   | T    |                |    |   | <b>e</b> 6    | 5 2 | 2 | T         |         |            |      | †-        | _    | Ī |
| LDY<br>(Note 2)    | Y-M                                                                                                            | Enters the contents of the memory into index register Y.                                                                                                                                                                     |          |    | A(       | 2        | 2    |   | 7        | A        | 4    | 2             | 1   |      | В4             | 5  | 2 |               |     | T | T         |         |            | 1    | 1         | T    |   |
| LSR<br>(Note 1)    | m = 0<br>0 → b <sub>1</sub>   · · · b <sub>0</sub> → C<br>m = 1<br>0 → b <sub>7</sub> · · · b <sub>0</sub> → C | Shifts the contents of the accumulator or the contents of the memory one bit to the right. The bit 0 of the accumulator or the memory is entered into the C flag. "0" is entered into bit 15 (bit 7 when the m flag is "1".) |          |    |          |          |      |   | 2 1      | j        | 51 7 | 2             |     |      | 56             | 7  | 2 |               |     | Ī |           |         |            |      | <br> <br> |      |   |
| MPY<br>(Note 2,11) | B, A-A+M                                                                                                       | Multiplies the contents of accumulator A and the contents of the memory. The higher order of the result of operation are entered into accumulator B, and the lower order into accumulator A.                                 |          |    | 89<br>09 |          | 3    |   |          | 85<br>05 | 18   | 3             |     |      | 89<br>15       | 19 | 3 |               |     |   | 9 20<br>2 |         | 89 :<br>01 | 21 3 | 3 89      |      | - |
| MVN<br>(Note 8)    | Mn+iMm+i                                                                                                       | Transmits the data block. The transmission is done from the lower order address of the block.                                                                                                                                |          |    |          |          |      |   |          |          |      |               |     |      |                |    |   |               |     |   |           |         |            |      | 1         |      |   |
| MVP<br>(Note 9)    | Mn Mm                                                                                                          | Transmits the data block. Transmission is done form the higher order address of the data block.                                                                                                                              | 4        |    |          | -        |      |   |          |          |      |               | 7   | -    |                | •  |   | 1             |     | 1 |           |         |            | 1    | Ī         |      | ľ |
| NOP                | PC←PC+1                                                                                                        | Advances the program counter, but performs nothing else.                                                                                                                                                                     | EA       | 2  |          | Ť        | T    | П | $\top$   | T        | 1    | 7             | 7   | 1    | 1              | Ħ  |   | 7             | 1   | T | Ť         | Г       | Ħ          | T    | 1-        | T    | ľ |
| ORA<br>(Note 1,2)  | A <sub>CC</sub> ←A <sub>CC</sub> VM                                                                            | Logical sum per bit of the contents of the accumulator and the contents of the memory is obtained. The result is entered into the accumulator.                                                                               |          | 1  | 1        | 2 4      | 3    |   |          | Į        | 4    | - 1           |     |      | 15<br>42<br>15 |    | 3 |               |     | 1 | 2 6       | 3       |            | 1    | ļ         | 10   | } |
| PEA                | M(S)-IMM <sub>2</sub><br>S-S-1<br>M(S)-IMM <sub>1</sub><br>S-S-1                                               | The 3rd and the 2nd bytes of the instruction are saved into the stack, in this order.                                                                                                                                        | '        |    |          |          |      |   |          |          | -    |               | -   |      |                |    |   |               | -   |   |           |         |            |      | Ť         |      |   |
| PEI                | M(S) ← M((DPR) + IMM<br>+1)<br>S←S-1<br>M(S) ← M((DPR) + IMM)<br>S←S-1                                         | Specifies 2 sequential bytes in the direct page in the 2nd byte of the instruction, and saves the contents into the stack.                                                                                                   |          |    |          | <u> </u> | <br> |   | 1        |          |      |               |     |      |                |    |   |               |     |   |           | <br>  ! |            |      |           |      |   |
| PER                | EAR-PC+IMM2,IMM1<br>M(S)-EARH<br>S-S-T<br>M(S)-EARL<br>S-S-T                                                   | Regards the 2nd and 3rd bytes of the instruction as 16-bit numerals, adds them to the program counter, and saves the result into the stack.                                                                                  |          |    |          |          |      |   |          |          |      |               |     |      |                |    |   |               |     |   |           |         |            |      |           |      |   |
| РНА                | m=0<br>M(S)←A <sub>H</sub><br>S←S−1<br>M(S)←A <sub>L</sub><br>S←S−3                                            | Saves the contents of accumulator A into the stack.                                                                                                                                                                          |          |    |          |          |      |   |          |          |      |               |     |      |                |    |   |               |     |   |           |         |            |      |           |      |   |
|                    | m=1<br>M(S)-A <sub>L</sub><br>S-S-1                                                                            |                                                                                                                                                                                                                              |          |    |          |          |      |   |          |          |      |               |     |      |                |    |   |               |     |   |           |         |            |      |           |      |   |
| PHB                | m=0<br>M(S)+B <sub>H</sub><br>S+S-1<br>M(S)+B <sub>L</sub><br>S+S-1                                            | Saves the contents of accumulator B into the stack.                                                                                                                                                                          |          |    |          |          |      |   |          |          |      |               |     |      |                |    |   |               |     |   |           |         |            |      |           |      |   |
|                    | m=1<br>M(S)←BL<br>S←S→1                                                                                        |                                                                                                                                                                                                                              |          |    |          |          |      |   |          |          |      |               |     |      |                |    |   |               |     |   |           |         |            |      |           |      |   |

| Γ             |     | _   | -        |    |          |           | _        |    |          | -      | _  |   | •   |          |              |           |   | -        | _   |                   | _   |          |    |          |    |          | _        | ,   | ١d٥ | ire | 158 | nis       | ıa | mi | od         | le |     |     |   |      |    |   |   |    |          | - |     |     |           |        | _    |     |          |        |   |          |    |   |      | _        |          | }            |        | Pro     | ora | 851 | ur | Rt:    | atu | * 1    | ·e0     | iet | <br>     | _            |
|---------------|-----|-----|----------|----|----------|-----------|----------|----|----------|--------|----|---|-----|----------|--------------|-----------|---|----------|-----|-------------------|-----|----------|----|----------|----|----------|----------|-----|-----|-----|-----|-----------|----|----|------------|----|-----|-----|---|------|----|---|---|----|----------|---|-----|-----|-----------|--------|------|-----|----------|--------|---|----------|----|---|------|----------|----------|--------------|--------|---------|-----|-----|----|--------|-----|--------|---------|-----|----------|--------------|
| L(I           | DIE | e)  | ιť       | Đ١ | R)       | γĪ        | ,        | B  | <u> </u> | L      | ۱B | s | b:  | A        | BS           | 5)        | ī |          | B.S | ٠,                | 7   | -        | B  | ι        | L  | <br>AB   |          | _   | ()  |     |     | •         | _  |    |            | _  | LR! | e x | ı | s'   | TK | П | - | RE |          | T | IIR | h R | 7         | TS.    | S.D. | a I | _        | SR     |   | (5       | A) | v |      | <br>-    | ĸ        | 11           |        |         |     |     |    |        |     |        |         |     | _        | T            |
| 20            |     | - 1 | _        |    | _        |           |          |    |          |        |    |   |     |          |              |           |   |          |     |                   |     |          |    |          |    |          |          |     |     |     |     |           |    |    |            |    |     |     |   |      |    |   |   |    |          |   |     |     | - 1       |        |      |     |          |        |   |          |    |   |      |          |          |              | _      | ir<br>T | _   | -   | •  | +      |     | -      | _       |     | ┺-       | -            |
| AJ            | 10  | 2   | 97       | 1  | 1        | ,         | יי       | 4  | 7        | ľ      | +  | + | Ť   | BU.      |              | 1         | 1 | <br>04   | 6   | +                 |     |          |    | 4        | 1  | 4        | ,        | 7   | *   | -   | ۳   | +         | ~  | -  | _          | ٣  | 1   | +   | Ŧ | +    | +  | 7 | ~ | -  | ۳        | ٣ | +   | +   | Ť         | 7      | 7    |     |          |        |   |          | 8  |   | -    | ۳        | ۳        | <del> </del> |        |         |     |     |    |        | +   |        | -1      |     | $\vdash$ |              |
| ~<br>42<br>A? | - 1 | - 1 |          | ļ  | 1        | - (       | 1        |    |          | ١.     |    |   | - 1 |          | ı            | •         | ı |          | •   | 1                 | - 1 | - 1      |    | •        |    | 2 :      | - 1      |     |     |     |     | ١         |    |    |            |    |     |     |   |      |    |   |   |    |          |   |     |     |           |        |      | ŀ   | ì        | i      |   |          | 10 |   |      |          |          | -            |        |         | `   | N   |    | ľ      |     | •      | 1       | •   | 2        |              |
| Ĩ             | 1   |     | p.       | +  | †        |           |          |    | 4        |        | †  | + |     | 9E       |              |           |   |          | -   | +                 | ľ   | ~        |    |          | ľ  | +        | +        | -   |     | -   |     | $\dagger$ | 1  |    | _          | l  | t   |     | 1 | +    |    | - |   |    |          | - | -   | 1   | +         | +      | +    | 1   | ^-       |        | _ | B3       |    | ٦ |      | -        | $\vdash$ | •            | 1      | +       | •   | •   | •  | -      | +   | •      | ٠       |     | ļ.       | +            |
|               | 1   | 1   | -        | İ  | 1        | 1         |          |    |          | l      |    | + |     |          | <b> </b><br> | $\dagger$ |   |          |     | 1                 |     |          |    | -        | t  | +        | 1        |     |     | -   | İ   | $\dagger$ | -+ |    |            | t  | +   | t   | 1 | +    |    |   |   |    | <u> </u> |   | -   | +   | †         | 1      | 1    | 1   | 1        | -[<br> |   |          |    |   | <br> | -        | -        | ŀ            | 1      | •       | •   | -   | •  | -      | +   | •      | -       | •   | •        | ļ.           |
|               |     | 1   |          |    | Ì        | ļ         | Æ        | 4  | 3        | ı      | Ì  | 1 |     |          |              |           |   | BE       | 6   | 1                 | 3   |          |    |          | T  | †        | 1        | i   |     | _   |     | 1         | 1  |    | _          | T  |     | Ť   | T | †    | 1  | Ì |   |    |          | T | İ   | T   | 1         | †      | 1    | 1   | 1        | -      |   |          |    |   | _    | <u> </u> | -        |              |        | †       | •   | N   | •  | •      | 1   | •      | •       | •   | z        | ŀ            |
|               |     |     | _        |    | I        |           |          |    | 3        | L      | Ţ  |   |     | вс       | Ĺ            | 1         |   |          |     | 1                 |     |          |    |          |    | 1        |          |     |     |     |     |           |    |    |            |    |     |     |   | 1    |    |   |   |    |          |   |     |     |           |        | 1    |     |          |        |   |          |    |   |      |          |          |              |        | ·       | ٠   | N   | ·  | •      | 1.  | •      | . †<br> | •   | z        | t.           |
| •             |     | ļ   |          |    |          |           | Œ        | 7  | 3        |        |    | ļ |     | 5E       | 8            |           | 3 |          |     |                   |     | i        |    |          |    |          |          |     |     |     |     |           |    |    |            |    |     |     |   |      |    |   |   |    |          |   |     |     |           |        |      |     |          |        |   |          |    |   |      |          | į        | •            |        |         | •   | ۵   | •  | •      |     | •      | •       | •   | z        | (            |
| <b>8</b> 9    | 24  | 3 4 | 89<br>17 | 2  | 5        | 3 0       | 39<br>)C | 18 | 4        | Ì      | Ì  | 1 |     | 89<br>1D | 20           | ,         | • | 89<br>19 | 20  | ,                 | 4 4 | 39<br>)F | 20 | 5        | 8  | 9 2<br>F | 21       | 5   |     |     |     | ľ         |    |    |            |    |     | T   | 1 | 1    |    | - |   |    |          |   |     | 1   | 1         |        |      | •   | 69<br>03 | 19     | 3 | 69<br>13 | 22 | 3 |      |          |          | •            |        | •       | ٠   | N   | -  | •      |     | •      | •       | •   | z        | 1            |
|               | †   | 1   |          | ľ  |          | †         | 1        |    |          |        | †  | 1 | ı   |          |              |           | 1 |          |     | †<br>             |     |          |    |          | T  | 1        | 1        |     | -   |     |     | T         |    |    | <b>-</b> - | †- |     | †   |   | †    | 1  | 1 |   |    |          | 4 |     |     |           |        |      |     |          |        | 1 |          |    |   | 54   | 7<br>+   | 3        | ١.           | 1      |         | -   |     | -  | †.<br> | 1   | +      | •       | •   |          | ţ.           |
|               | +   | 1   | _        |    | +        | 1         |          |    |          | -      |    | 1 |     |          |              |           |   |          |     |                   | 1   |          |    |          |    | ļ        |          |     |     |     |     | 1         | +  |    |            |    |     | +   | + | 1    |    |   | 4 |    |          |   |     |     |           | -      | +    | 1   | +        | 1      |   |          |    |   | 44   | 9        | 3        |              | ١.     | +       | •   | •   |    |        | +   | +      | -       | •   |          | †            |
|               | +   | +   | _        |    | +        | $\dagger$ | -        |    | _        | -      | +  | 1 | -   |          |              | -         |   |          | ŀ   | _                 | 1   |          |    | <u> </u> | -  | +        | +        | +   | _   | _   | -   | 1         | +  | _  | -          |    |     |     |   | 1    | 1  |   |   | 9  |          |   | 1   | ļ   | $\dagger$ | +      | +    | 1   | -        | -      | _ |          |    |   | 1    | ×        | ,        | •            | <br> - | +       | -   | -   | •  | <br> - | +   | \<br>• | -       | •   |          | <del> </del> |
| 07            |     | - 1 |          | ŀ  |          | 1         |          |    |          |        |    |   |     |          |              |           | 1 |          |     | ì                 | ł   | Į        |    |          | L  | F        | -        | - 1 |     |     |     | T         |    |    |            |    | 1   |     |   |      |    |   |   |    |          |   |     | Ī   | 1         |        |      | - 1 | - 1      |        |   |          | 8  | ı |      |          |          | •            | •      |         | •   | N   | •  | •      |     | •      | •       | •   | z        | ŀ            |
| 42<br>07      | 2   | 3 6 | 17       |    | <b>1</b> | 1         | D<br>D   | 0  | 4        | <br> - | +  | + |     | 10       |              | ľ         | 1 | 19       | 8   | '<br><del> </del> | '   | 12<br>]F |    | 5        | 11 | 2 ·      | <b>"</b> | •   |     | _   |     |           |    | 4  |            |    |     |     |   | 1    |    |   | - |    | _        | Ļ | ļ.  |     | <u> </u>  | <br> - | 1    |     | 03       | 1      | 3 | 42<br>13 | 10 | 3 | _    | _        | <br> -   | _            | _      | +       |     | _   | _  | L      | 1   |        | _       |     | _        | L            |
|               |     |     |          |    |          |           | į        |    |          | L      |    |   |     | _        |              |           |   | _ i      | L   |                   |     |          |    |          |    |          |          |     |     |     |     |           |    |    |            |    |     |     |   | 4    |    |   |   |    |          |   |     |     |           | !      |      |     | !        |        |   |          |    |   |      |          |          | •            | •      |         | •   | •   | •  | •      |     | •      | •       | •   | •        | •            |
|               |     |     |          |    |          |           |          |    |          |        |    |   |     |          |              |           |   |          |     | •                 |     |          |    |          |    |          |          |     |     |     |     |           |    |    |            |    |     |     | C | 4    | 5  | 2 |   |    |          |   |     |     |           | -      |      |     |          |        |   |          |    |   |      |          |          | •            | •      |         | •   | •   | •  | •      |     | •      | •       | •   | •        | •            |
|               | 1   |     |          |    |          |           |          |    |          |        |    |   |     |          |              |           |   |          |     |                   |     |          |    |          |    |          |          |     |     |     |     |           |    |    |            |    |     |     | 6 | 2, 5 | 3  | 3 |   |    |          |   |     |     |           |        |      |     |          |        |   |          |    |   |      |          | •        | •            | •      |         | •}  | •   | •  |        | •   | •      | •       | •   | -        | •            |
|               |     |     |          |    |          |           |          |    |          |        |    |   |     |          |              |           |   |          |     |                   |     |          |    |          |    |          |          |     |     |     |     |           |    |    |            |    |     |     | 4 | 8    | 4  | 1 | ! |    |          |   |     |     |           |        |      |     |          |        |   |          |    |   |      |          |          | •            | -      |         | •   | •   | •  |        |     |        | •       | •   | •        | •            |
|               |     |     |          |    |          |           | •        |    |          |        |    |   |     |          |              |           |   |          |     |                   |     |          |    |          |    |          |          |     |     |     |     |           |    |    |            |    |     |     | 4 | 8    | 5  | 2 |   |    |          |   |     |     |           |        |      |     |          |        |   |          |    |   |      |          |          | •            | •      |         | -   | •   | •  | •      |     |        | •       |     | •        | •            |

|             |                                                                                                               |                                                                      |          |         |      |     |   |   |     |          | _   | •          | φd | rest         | ling | mo    | ote | _    |   |    |            |     |            |     |              |   |
|-------------|---------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|----------|---------|------|-----|---|---|-----|----------|-----|------------|----|--------------|------|-------|-----|------|---|----|------------|-----|------------|-----|--------------|---|
| Symbol      | Function                                                                                                      | Details                                                              | <u> </u> | MP      | -    | IMI | _ | _ | A   | $\perp$  | DIF |            | _  | _            | -    | )(A)( | -   | _    |   | Щ. |            | _   |            | _   |              | • |
| _           |                                                                                                               |                                                                      | ф        | n #     | i on | n   | # | œ | n i | # q      | n   | #          | œ  | n ‡          | οp   | n     | #   | 00 1 | Ħ | ф  | п‡         | i a | n          | # 0 | ap n         | # |
| PHD         | M(S)-DPRH<br>S+S-1<br>M(S)-DPRL<br>S-S-1                                                                      | Saves the contents of the direct page register into the stack.       |          |         |      |     |   |   |     |          |     |            | ļ  |              |      |       |     |      |   |    |            |     |            |     |              |   |
| PHG         | M(S)←PG<br>S←S−1                                                                                              | Saves the contents of the program bank register into the stack.      |          |         | Ī    |     |   |   |     |          |     |            | Ì  |              |      |       |     |      |   |    |            | 7   |            | T   | T            | Γ |
| PHP         | M(S)-PSH<br>S-S-1<br>M(S)-PSL<br>S-S-1                                                                        | Saves the contents of the program slatus register into the stack.    |          |         |      |     |   |   | 1   |          |     |            |    |              |      |       |     |      |   |    |            | 7-  |            |     | <b>T</b>     |   |
| PHT         | M(S)-DT<br>S-S-1                                                                                              | Seves the contents of the data bank register into the stack.         |          |         | ļ    |     |   |   | 1   | T        | -   |            | 1  | †            |      |       | 1   |      |   |    | 1          | †   | † <b>†</b> | 1   | 1            | - |
| РНХ         | x=0<br>M(S)+X <sub>H</sub><br>S-S-1<br>M(S)+X <sub>L</sub><br>S+S-1<br>x=1<br>M(S)+X <sub>L</sub>             | Seves the contents of the index register X Into the stack.           |          |         |      |     |   |   |     |          |     |            |    |              |      |       |     |      |   |    |            |     |            |     |              |   |
| <del></del> | S-S-1                                                                                                         |                                                                      | Ц        | $\perp$ | ╀    | L   | Ц |   | 4   | 1        |     |            | 4  | $\downarrow$ | L    | Ц     | ⇃   | 1    |   | Ц  | 1          | ļ   | Ц          | 1   | $\downarrow$ | L |
| PHY         | x=0<br>M(S)+Y <sub>H</sub><br>S-S-1<br>M(S)-Y <sub>L</sub><br>S-S-1<br>x=1<br>M(S)-Y <sub>L</sub><br>S-S-1    | Saves the contents of the index register Y into the stack.           |          |         |      |     |   |   |     |          |     |            |    |              |      |       |     |      | • |    | ]<br> <br> |     |            |     |              | ] |
| PLA         | m=0<br>S-S+1<br>A <sub>L</sub> -M(S)<br>S-S+1<br>A <sub>H</sub> -M(S)<br>m=1<br>S-S+1<br>A <sub>L</sub> -M(S) | Restores the contents of the stack on the accumulator A.             |          |         |      |     |   |   | i   |          | ļ   |            |    |              |      |       |     |      |   |    |            |     |            |     |              |   |
| PLB         | m=0<br>S-S+1<br>B <sub>L</sub> ←M(S)<br>S+S+1<br>B <sub>H</sub> ←M(S)<br>m=1<br>S+S+1<br>B <sub>L</sub> ←M(S) | Restores the contents of the stack on the accumulator 8.             |          |         |      |     |   |   |     |          |     |            |    |              |      |       |     |      |   |    |            |     |            |     | +            |   |
| PLD         | S-S+1<br>DPAL-M(S)<br>S-S+1<br>DPRH-M(S)                                                                      | Restores the contents of the stack on the direct page register.      |          |         |      |     |   |   |     |          |     | - <u> </u> |    |              |      |       | 1   | 1    |   |    |            |     |            |     | Ţ            |   |
| PLP         | S+S+1<br>PSL+M(S)<br>S+S+1<br>PSH+M(S)                                                                        | Restores the contents of the stack on the processor status register. |          |         |      |     |   |   | 1   | <b>†</b> |     |            |    |              |      |       | 1   | +    |   |    |            |     |            | †   | 1            |   |
| PLT         | S-S+1<br>DT-M(S)                                                                                              | Restores the contents of the stack on the data bank register.        |          | +       | T    | T   |   |   | 1   | <u> </u> |     |            | 1  | +            | T    |       |     | †    |   |    |            | 1   |            | †   | _            | T |
| PLX         | x=0<br>S-S+1<br>X <sub>L</sub> -M(S)<br>S+S+1<br>X <sub>H</sub> -M(S)                                         | Restores the contents of the stack on the Index register X.          |          |         |      |     |   |   |     |          |     |            |    |              |      |       |     | 1    |   |    |            |     |            | 1   | †            |   |
|             | x=1<br>s-s+1<br>x <sub>c</sub> -M(s)                                                                          |                                                                      |          |         |      |     |   |   |     |          |     |            |    |              |      |       |     |      |   |    |            |     |            |     |              | ! |

| r |     |    |     |     | _    | _ |   | _  | _ |   | _ | _   |   |   | _  | _  | _ | _  | -       |   |   |   |    |   |    |    | _ | Ad | dr | _<br>69 | <br>iei | ing       | ı  | 100 | de |     |    |    |          |    | _ | • |   |    |    |           |    |   |     |      |     |   |    |    |    | _  | _   |    |   | Τ.      | -   | Pra        | oc. | 88: | sor | st   | atu | 18  | reç | gisl                                             | ter |   | ٦  |
|---|-----|----|-----|-----|------|---|---|----|---|---|---|-----|---|---|----|----|---|----|---------|---|---|---|----|---|----|----|---|----|----|---------|---------|-----------|----|-----|----|-----|----|----|----------|----|---|---|---|----|----|-----------|----|---|-----|------|-----|---|----|----|----|----|-----|----|---|---------|-----|------------|-----|-----|-----|------|-----|-----|-----|--------------------------------------------------|-----|---|----|
| L | OII | 4) | L(I | CIF | 1),1 | 7 | A | BS |   | 4 | 8 | S,t | 7 | A | 88 | .x | 1 | ΑĮ | <br>95. | Ÿ | Γ | A | BL | ٦ | A  | 3L | x | C  | ΑE | 35      | }       | L         | Al | 35  | ò  | (AE | 35 | x) | Γ        | ST | ĸ | Ţ | R | Εt | Di | R,b       | ,R | 1 | UBS | .b.I | a [ | 5 | SR | (S | H) | Y, | 6   | 3L | ĸ | 10      |     |            |     |     |     |      |     |     |     | 2                                                |     |   | ᆟ  |
|   | п   |    |     |     |      |   |   |    |   |   |   |     |   |   |    |    |   |    |         |   |   |   |    |   | 00 | n  | # | a  | ١, | Ţ:      | #       | 00        | Ī  | 1   | ;  | 00  | n  | #  | œ        | 'n | 1 |   |   |    |    |           |    |   |     |      |     |   |    | 00 | _  | #  | no. |    |   | Ĺ       | _   | <u>- ۲</u> | _   | _   | •   | -    |     | _   | _   | ī                                                | +-  | - | _  |
|   | -   |    |     | -   |      | İ |   |    | _ |   |   |     |   |   |    |    |   |    |         |   |   |   |    |   |    |    |   |    |    |         |         |           |    |     |    |     |    |    | OE       |    |   |   | 1 |    |    |           |    |   |     |      |     | 1 |    | 7  | ,  |    |     |    |   | -       | т   | •          | _   | •   | 1   | +    | -   | •   | •   | <del>!                                    </del> | +   | + | •  |
|   |     |    |     |     |      |   |   |    |   |   |   |     |   |   |    |    |   |    |         |   |   |   |    |   |    |    |   |    | Ī  |         |         |           |    |     | İ  |     |    |    | 46       | 3  | 1 | T |   |    |    |           |    |   |     |      |     |   |    |    |    |    |     |    |   | •       |     | •          | •   | •   | •   | •    | •   | •   | •   |                                                  | •   |   | -  |
| Ĺ |     |    |     |     |      |   |   |    |   |   |   |     |   |   |    |    |   |    |         |   |   |   |    |   | ļ  |    |   |    |    |         |         |           |    |     |    |     |    |    | 06       | 4  | 1 |   |   |    |    |           |    |   |     |      |     |   |    |    |    |    |     |    |   | <br>    |     | •          | •   | •   | •   |      | 7   | •   | •   | •                                                | •   |   |    |
| _ |     |    |     |     | L    | l |   |    |   |   | L |     |   |   | _  | L  |   |    |         | _ | l |   |    |   |    |    |   |    |    |         |         | L         |    |     |    |     |    |    | 88       |    |   |   |   |    |    |           |    |   |     |      |     |   |    |    |    |    |     |    |   | ٠       |     | •          |     | •   | ŀ   | •    | •   | •   | •   | •                                                | •   | 1 | ·  |
|   |     |    |     |     |      |   |   |    |   |   |   |     |   |   |    |    |   |    |         |   |   |   |    |   |    |    |   |    |    |         |         |           |    |     |    |     | ;  |    | 0/       | 4  |   |   |   |    |    |           |    |   |     |      |     |   |    |    |    |    |     |    |   | •       |     | •          | •   | •   | •   |      |     | •   | •   | •                                                | •   |   |    |
|   |     |    |     |     |      |   |   | -  |   |   |   |     |   |   |    |    |   |    |         |   |   |   |    |   |    |    |   |    |    |         |         |           |    |     |    |     |    |    | 54       | 4  |   |   |   |    |    | Section 1 |    |   |     |      |     |   |    |    |    |    |     |    |   |         |     | •          | •   | •   | •   | 1.   |     | •   | •   | •                                                |     |   |    |
|   |     |    |     |     |      |   |   |    |   |   |   |     |   |   |    |    |   |    |         |   |   |   |    |   |    |    |   |    |    |         |         | 100 miles |    |     |    |     |    |    | 68       | 5  |   |   |   |    |    |           |    |   |     |      |     |   |    | i  |    |    |     |    |   | •       |     |            |     | N   | •   | •    |     | •   | •   | •                                                | Z   |   |    |
|   |     |    |     |     |      |   |   |    |   |   |   |     |   |   |    |    |   |    |         |   |   |   |    |   |    |    |   |    |    |         |         |           |    |     |    |     |    |    | 42<br>68 | 7  | 2 |   |   |    |    |           |    |   |     |      |     |   |    |    |    |    |     |    |   | •       |     |            | •   | N   | -   | •    |     | •   | •   | •                                                | Z   |   | 1, |
|   |     |    |     |     |      |   |   |    |   |   |   |     |   |   |    |    |   |    |         |   |   |   |    |   |    |    |   |    |    |         |         |           |    |     |    |     |    |    | 28       | 5  | 1 |   |   |    |    |           |    |   |     |      |     |   |    |    |    |    |     |    |   | •       |     |            | •   | •   | •   |      | •   | •   | •   | •                                                | •   |   | •  |
|   |     |    |     |     |      |   |   |    |   |   |   |     |   |   |    |    |   |    |         |   |   |   |    |   |    |    |   |    |    |         |         |           |    |     |    |     |    |    | 28       | 6  | I |   |   |    |    |           |    |   |     |      |     |   |    |    |    |    |     |    |   | \<br> - | 'al | ue         | S   | 176 | d   | in : | sta | ıck | i.  |                                                  |     |   |    |
| L |     | ļ  |     |     |      |   |   |    |   |   |   |     |   |   |    | L  |   |    |         |   |   |   |    |   |    |    |   |    |    |         |         |           |    |     |    |     |    |    | A£       | L  | L | l |   |    |    |           |    |   |     |      |     |   |    |    |    |    |     | Ĺ  |   | ŀ       |     | 1          |     | _   | •   | ┖    | 1   |     |     | •                                                | L   | 1 |    |
|   |     |    |     |     |      |   |   |    |   |   |   |     |   |   |    |    |   |    |         |   |   |   |    |   | •  |    |   |    |    |         |         |           |    |     |    |     | :  |    | FA       | 5  | 1 |   |   | •  |    |           |    |   | •   |      |     | ] |    |    |    |    |     |    |   | •       |     |            | •   | N   | •   |      |     | •   | •   | •                                                | Z   |   |    |

| Cumbat            | Function                                                                                                                                     | Details                                                                                                                                                                                                                                  | H.       | /P   | Τ. | MV     | , 1 | _       | <u> </u> | T | DIR | 1    |   | 835<br>7 h   | T-  |        | _ |     | ا ل | 10 | <u> </u> | (DI            |          | 1,0 |   | _ |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------|----|--------|-----|---------|----------|---|-----|------|---|--------------|-----|--------|---|-----|-----|----|----------|----------------|----------|-----|---|---|
| Symbol            | Fauction                                                                                                                                     | Details                                                                                                                                                                                                                                  | <b>—</b> | _    | ↓  |        | _   |         | -        | - |     | -    | - | R,b          | ٠., |        |   | DIR | -   |    |          | ap I           |          | _   |   |   |
| PLY               | x=0<br>\$-5+1<br>Y <sub>L</sub> -M(\$)<br>\$-5+1<br>Y <sub>H</sub> -M(\$)<br>x=1<br>\$-5+1<br>Y <sub>L</sub> -M(\$)                          | Restores the contents of the stack on the index register Y.                                                                                                                                                                              |          | "    |    |        |     |         |          |   |     |      |   |              | •   |        |   |     | *   | 4  |          |                | <u>"</u> |     | 1 | * |
| PSH<br>(Note 6)   | M(S)←A, 8, X···                                                                                                                              | Saves the registers among accumulator, index register, direct page register, data bank register, program bank register, or processor status register, specified by the bit pattern of the second byte of the instruction into the stack. |          |      |    |        |     |         |          |   |     |      |   |              |     |        |   |     |     |    |          |                | +        |     |   | _ |
| PUL<br>(Note 7)   | A, B, X←M(S)                                                                                                                                 | Restores the contents of the stack to the registers among accumulator, index register, direct page register, data bank register, or processor status register, specified by the bit pattern of the second byte of the instruction.       |          |      |    |        |     |         |          |   |     | 4    |   |              |     |        |   |     |     |    | İ        |                |          |     |   | _ |
| RLA<br>(Note 13)  | m=0 n bit rotate left  bis bot  m=1 n bit rotate left  by by                                                                                 | Rotates the contents of the accumulator A, n bits to the left.                                                                                                                                                                           |          |      | 89 | 6+1    | 3   |         |          |   |     |      |   |              |     |        |   |     |     |    |          |                |          |     |   |   |
| ROL<br>(Note 1)   | m=0  m=1  by:::b0 + C +                                                                                                                      | Links the accumulator or the memory to C flag, and rotales result to the Jeft by 1 bit.                                                                                                                                                  |          |      |    |        | 4   | $\perp$ | 1 2      | ] | 7   | 2    |   |              | 36  | 7      | 2 |     |     |    |          |                |          |     |   |   |
| ROR<br>(Note 1)   | m=1<br>(C - (b <sub>7</sub> ···   b <sub>0</sub> )                                                                                           | Links the accumulator or the memory to C flag, and rotates result to the right by 1 bit.                                                                                                                                                 |          |      |    | :<br>: | 4   |         | 2 1      | 1 | 7   | 2    |   |              | 76  | 7      | 2 |     |     |    |          |                |          |     |   |   |
| RT)               | S-S+1 PS <sub>k</sub> M(S) S-S+1 PS <sub>n</sub> M(S) S-S+1 PC <sub>k</sub> M(S) S-S+1 PC <sub>k</sub> M(S) S-S+1 PC <sub>H</sub> M(S) S-S+1 | Returns from the Interruption routine.                                                                                                                                                                                                   | 40       | 1111 |    |        |     |         | 1        |   |     | <br> |   | † -<br> <br> |     |        |   |     |     |    |          |                |          |     |   | _ |
| RTL               | S-S+1 PCL-M(S) S-S+1 PCH-M(S) S-S+1 PG-M(S)                                                                                                  | Returns from the subroutine. The contents of the program bank register are also restored.                                                                                                                                                | :6В      | 8 1  |    |        |     | 1       |          |   |     |      |   |              |     |        |   | ,   |     |    |          |                |          |     |   |   |
| RTS               | S-S+1 PCL-M(S) S-S+1 PCH-M(S)                                                                                                                | Returns from the aubroutine. The contents of the program bank register are not restored.                                                                                                                                                 | 60       | 5 1  |    |        |     |         |          |   |     |      |   |              |     |        |   |     |     |    |          |                |          |     |   | _ |
| SBC<br>(Note 1,2) | Acc. C←Acc−M−C                                                                                                                               | Subtracts the contents of the memory and the borrow from the contents of the accumulator.                                                                                                                                                |          |      |    | 2      |     | 1       |          | 1 | 4   |      |   |              |     | 5<br>7 |   |     |     |    | 1        | E1<br>42<br>E1 |          |     | H |   |

| Г          |        |          |     |     |     | _  |    |   | _        |        |          | _ |    |    |     | _  |    |    | _  |    |     |    |   |           | _  |          | ٨ | dd | ire | 98 | sir | ng | -m       | 100 | de  | ٠.           | ••             |    | _       | _         |        | -  |   |       | -        | _        |          |         |   |              |      |          |    |          |       | _  |              |      |   |   |              | 7 |    | P   | roc | .00  | so       | - 91       | tal: | 15         | rer | nie! | er       | _   |
|------------|--------|----------|-----|-----|-----|----|----|---|----------|--------|----------|---|----|----|-----|----|----|----|----|----|-----|----|---|-----------|----|----------|---|----|-----|----|-----|----|----------|-----|-----|--------------|----------------|----|---------|-----------|--------|----|---|-------|----------|----------|----------|---------|---|--------------|------|----------|----|----------|-------|----|--------------|------|---|---|--------------|---|----|-----|-----|------|----------|------------|------|------------|-----|------|----------|-----|
| ١(٥        | )IR    | <u>}</u> | (DI | A). | γĪ  | ,  | В  |   | Ţ        | 18     | _<br>S.1 | Т | AJ | BS | , X | T  | AE | 35 | .Y | Τ  | ΑI  | 31 | 1 | AI        | Вί |          | • |    |     |    | _   | _  | _        |     | -   |              | 35             | X) | Γ.      | ST        | ĸ      | T  | д | ΕL    |          | <u> </u> | LFI (    | <br>Ь,Я | 7 | AB           | S,b, | .R       | Г  | SF       | <br>A | T  | SF           | 1),1 | 7 | В | LK           | + | 10 |     | 8   |      |          |            |      |            |     |      |          |     |
| op!        | _      | _        |     |     | _   | _  |    | _ | _        |        | _        | _ | _  | _  | _   | _  | _  | _  | _  | _  | _   | _  | _ |           | _  | _        | _ | _  | _   | _  | _   | _  | _        | _   | - 1 |              |                |    | _       |           |        | 1  |   |       |          | _        |          |         | _ |              |      |          |    |          |       |    | -            |      |   |   |              |   |    | IP! | _   |      |          |            |      |            |     |      |          | . 0 |
| 1          | +      | ľ        | +   | 1   | +   | -  | •• | f | ۲        | Τ,     | +        | 7 | 7  | -  | ۲   | ť  | 7  | •  | ۳  | 14 | Ŧ   | +  |   | ~         | -  | f        | + | 7  | -   | ۲  | +   | *  | ۳        | +   | -   | 7            |                |    | _       | +         | -      | -  | + | "     | *        | ۳        | Ή'       | +       | + | *            | "    | **       | 4  | Ή.       | +     | †° | 4            | +    | 1 | 4 | 7            | * |    |     | ١.  |      |          |            |      |            |     |      |          |     |
|            |        |          |     | 1   |     | į  |    |   |          |        |          |   |    |    | ļ   |    |    |    | !  |    | -   |    | Ì |           |    | !        | 1 |    |     | 1  |     |    |          |     |     | 1            | }              |    | 7A      | 5         | 1      |    | - | ]<br> | į        |          | J<br>    |         |   |              | 1    |          |    |          |       |    | -            | 1    |   |   | 1            |   | •  |     | 1.  |      | ۱۱۰<br>ا | • !<br>• [ | -    | • 1        | •   |      | Z<br>    |     |
|            |        | ŀ        |     |     | 1   |    |    |   | l        |        | 1        | 1 |    |    | ĺ   |    | 1  |    |    | 1  | ļ   |    |   | 1         |    |          | 1 |    |     | ļ  | 1   |    |          | 1   | ١   |              |                |    | ĺ       | l         |        | l  |   |       | ļ        |          |          |         |   | ļ            |      |          |    |          |       | İ  |              |      |   |   |              | ı |    |     | ì   |      | 1        |            |      | ļ          |     |      |          |     |
|            |        |          | 1   |     | 1   |    |    |   | l        |        | 1        | 1 |    |    |     | ł  |    |    |    | ł  | ١   |    |   |           |    |          | 1 |    |     |    |     |    | i        | 1   | ١   | ١            |                |    | l       | l         |        | l  |   |       |          |          |          | 1       |   | ١            |      |          |    |          |       |    |              |      |   | 1 |              |   |    |     |     |      |          |            |      |            |     |      | l        |     |
|            | -      |          |     |     | 1   |    |    |   |          |        |          | ١ |    |    | l   | ١  |    |    |    |    | l   |    |   |           |    |          |   |    |     |    | ł   |    |          |     | ١   | ļ            |                |    |         |           |        | l  |   |       |          |          |          | l       |   |              |      |          |    |          |       |    |              | l    |   | 1 |              |   |    |     | 1   |      | 1        |            |      |            |     |      | l        |     |
| H          |        |          |     | Ì   |     |    |    |   | l        |        |          | ١ |    |    |     | ı  |    |    |    |    | l   |    |   |           |    | l        |   |    |     |    |     |    | ĺ        |     | ١   | 1            |                |    | l       |           |        | l  |   |       |          |          |          |         |   |              |      |          |    |          |       | Ĺ  |              |      |   | 1 |              |   |    |     |     |      | 1        |            | ſ    |            |     |      | l        |     |
| H          | -      | ╀        | +   | +   | 4   | 4  |    |   | ļ.       | +      | +        | 4 | 4  |    | 1   | +  |    |    | L  | ļ  | +   | +  | 4 | 4         |    | ╀        | + | 4  | _   | ╀  | 1   | 4  | L        | ļ   | -}  | -            | 4              |    | L       | L         | +      | 4  | + | _     | _        | _        | L        | ╀       | 1 | 4            | 4    | _        |    | L        | ╀     | ╀  | $\downarrow$ | 1    | + | 1 | 4            | 4 |    | Ļ.  | Ļ   | 1    | 1        | 4          | 4    | 4          | L   | L    | L        | ļ   |
|            |        | 1        |     | -   | 1   |    |    |   |          |        | Ì        | İ | ı  |    |     | ı  | 1  |    |    | ĺ  |     | 1  |   | I         |    |          | 1 |    |     | ŀ  | f   |    |          | ١   | 1   |              | 1              |    | €B<br>2 | 12        | 2 2    |    | ۱ |       |          |          | ĺ        | ŀ       | İ | 1            |      | ĺ        |    |          | 1     |    | 1            |      | 1 |   |              |   | •  | •   | •   | ĺ,   | 1        | ĺ          | -    | •          | •   |      | •        | 1   |
|            |        |          |     |     | ı   |    |    |   |          | İ      |          |   | ١  |    |     | l  |    |    |    | l  |     | ١  | ı |           |    |          | l |    |     | İ  | ı   |    |          | l   |     |              | 1              |    | 2       | <br> <br> |        |    | ۱ |       |          |          |          |         | l | -            |      |          |    |          |       |    |              |      |   | 1 |              | ł |    |     |     | l    |          |            |      |            |     |      |          |     |
|            |        |          |     | 1   | ı   |    |    |   |          | l      |          |   | Į  |    |     | ļ  |    |    |    | l  |     | 1  |   |           |    |          | l |    |     | ļ  | ı   |    |          | l   |     |              |                |    |         |           | ļ      |    | İ |       |          |          | ł        |         | l | 1            | ŀ    | ļ        |    |          | l     |    |              |      |   | 1 |              | l |    |     | ł   | l    |          |            |      |            |     |      |          |     |
|            | †      | t        | Ť   | Ť   | †   | 1  |    |   | t        | t      | t        | † | 1  |    | T   | t  | 1  |    | r  | t  | Ť   | 1  | 1 | +         | _  | ✝        | † | 1  | _   | T  | †   |    | _        | t   | †   | 7            | 1              |    | F6      | 14        | 2      | :† | † | 7     | 7        | Т        | t        | t       | t | †            | 7    | 7        | -  | -        | ✝     | t  |              | t    | t | † | $\dagger$    | 1 | 1f | 78  | ato | rei  | 1 1      | he         | CC   | nt         | ent | 8 (  | <u> </u> | PS, |
|            |        |          |     | 1   |     | 1  |    |   |          |        |          |   |    |    |     |    | ŀ  |    |    |    |     |    |   |           |    |          |   |    |     |    |     |    |          |     |     |              |                |    |         | +<br> +   |        |    |   |       |          |          |          |         |   |              | -    | 1        |    |          | 4     |    |              |      |   |   | ļ            | ١ | it | be  | 900 | HTIC | 3        | its        | ٧ŧ   | uiu-       | €.  | An   |          | ihe |
|            | J<br>L |          |     | 1   | 1   | J  |    | ! |          | ]<br>[ |          |   | 1  |    |     |    | 1  |    |    | 1  |     |    |   |           |    | ŀ        |   | 1  |     | ŀ  |     |    |          |     |     |              | - <del>1</del> | i  |         | -         | T<br>L |    | 1 |       |          |          | [        | -       | l |              | 1    | l        |    |          |       |    | 1            |      | P |   |              |   | ot | n e | 1 6 | 451  | y 16     | ı nı       | vc   | n <b>e</b> | uĝ  | €.   |          |     |
| П          | T      |          | T   | T   | Ţ   | 7  |    |   | Γ        | Ī      | T        | Ť | 7  |    | 1   | 1  | 1  |    |    |    | T   | Ť  | 1 | $\exists$ |    |          | 1 | 1  |     |    | 1   |    | _        | Ť   | Ť   | 1            | 1              |    |         |           | T      | T  | 1 | 7     | 1        |          |          | T       | Ť | 1            | 7    | -        |    |          |       | I  | 1            | 1    | 1 | 1 | 1            | 1 | ٠  |     | ŀ   | 7.   |          | •          | •    | ٠          | ٠   | •    | •        |     |
|            |        |          |     |     |     |    |    |   |          | -      |          | ļ |    |    |     |    |    |    |    |    | -   |    |   |           |    |          |   |    |     |    |     | i  |          |     |     |              |                | j  |         |           |        |    |   |       |          |          |          |         |   |              |      | þ        | 1  |          |       | 1  |              |      |   |   |              |   |    |     |     |      |          |            |      |            |     |      |          |     |
|            |        |          |     |     |     | 1  |    |   |          |        |          |   | 1  | ı  |     |    |    |    | İ  |    |     |    |   |           |    | ĺ        | 1 |    |     |    |     | ]  |          | ŀ   |     |              |                |    |         |           | 1      |    | 1 |       |          |          |          |         |   |              |      |          | 9  |          |       | 1  |              |      |   |   | 1            |   |    |     |     |      |          |            |      |            | ١.  |      | }        |     |
|            |        |          |     |     |     |    |    |   |          |        | 1        |   |    |    |     |    | -  |    |    |    |     |    |   | -         |    |          | 1 |    |     |    |     |    | :        |     |     |              |                |    |         |           |        | 1  |   | -     | 1        |          |          |         |   | 1            |      |          |    |          |       |    |              |      |   |   | 1            | 1 | •  |     |     |      |          |            |      |            |     |      |          |     |
|            | 1      |          | 1   |     | 1   | ١  |    |   |          | ļ      | 1        | ļ | ļ  | ļ. |     | l  |    |    |    | ١  |     |    |   | -         |    |          | l | ١  |     |    | i   | Ì  |          |     | 1   | 1            |                |    |         | l         | ١      | l  | ١ |       | à        |          |          |         | ľ | 7            |      |          |    | ļ        | ١     | Ì  |              |      | 1 | 1 |              |   |    |     |     |      |          |            | ł    |            |     | ١    |          |     |
|            | f      | l        |     |     |     |    |    |   |          |        | 1        | 1 |    |    | ĺ   |    |    |    |    |    |     |    | ľ | İ         |    |          | ĺ |    |     |    |     | j  | !        | }   |     |              | 1              | į  |         |           | Ĺ      |    |   |       |          |          |          |         | 1 |              | ί    |          |    | Ĺ        |       |    | ĺ            | 1    | 1 | ĺ |              | 1 |    |     | ĺ   |      | İ        |            | i    |            |     | İ    |          |     |
|            | 1      |          |     | 1   |     |    |    |   | L        | L      |          |   |    |    |     | 1  |    |    |    | L  | 1   |    |   |           |    |          | 1 |    |     |    |     |    |          |     |     |              |                |    | Ĺ       |           | 1      |    |   |       |          |          |          |         |   | ]            |      |          |    |          |       |    |              |      |   |   |              |   |    | L   | L   |      |          |            |      |            |     |      |          |     |
|            |        |          |     | [   | [   | 2E | 7  | 3 |          |        | 1        | ŀ | 3E | 8  | 3   | 1  | Ī  | 1  |    | ĺ  |     |    | Ī | 1         | _  |          |   | Ī  | -   | ĺ  | Ţ   |    |          |     | T   | I            | Ī              |    |         |           |        | Ī  |   |       | 1        |          |          |         | I | T            | 1    |          |    |          | Γ     | Ţ  |              |      | Γ | T | T            | T | •  | -   | •   | ٨    | 1        | 1          | •    | •          | •   | ٠    | z        | c   |
|            |        |          |     |     |     |    | 1  |   |          |        | -        |   |    |    |     |    | ĺ  |    |    |    |     |    |   |           |    |          |   |    |     |    | 1   |    |          | 1   |     |              |                | -  |         | 6         |        | 1  |   | 1     |          |          |          |         |   |              |      | 1        |    |          |       |    |              |      |   |   |              |   |    |     |     |      |          |            |      | Ì          |     |      | ١        |     |
|            |        |          | ļ   |     |     |    |    |   |          |        |          |   |    |    |     | 1  | 1  |    |    |    |     |    | İ |           |    |          |   |    |     |    |     |    |          |     |     |              |                |    |         |           | 1      |    | ĺ |       |          |          |          |         |   |              |      |          |    | ŀ        | 1     |    | -            |      | 1 |   |              |   | į  |     |     |      |          |            |      |            |     |      |          |     |
| ļ          |        |          | ļ   | -   |     |    |    |   | 1        |        | ļ        | - |    |    | 1   |    |    |    |    |    |     |    | ł | ]         |    |          | 1 |    |     | 1  | -   | Į  | 4        | -   | 1   |              |                |    |         |           |        | -  | 1 |       |          |          |          | ļ       |   |              | ļ    |          |    |          | ļ     | l  |              | ļ    |   |   | ļ            |   |    |     |     | ļ    |          | ļ          | -    | 1          |     |      | ł        | 1   |
|            |        |          |     |     |     |    |    |   |          |        |          |   |    |    |     |    |    |    |    |    |     |    |   |           |    |          |   |    |     |    |     |    |          | -   |     |              |                |    |         |           | İ      |    | 1 |       |          |          |          |         |   |              |      |          |    |          |       | ]  |              |      |   |   |              |   |    |     |     |      | 1        |            |      | ŀ          |     |      |          |     |
| +          | +      | ╁        | +   | +   | 1   | iF | 7  | 3 | $\vdash$ | ╀      | +        | + | E  | 8  | 3   | +  | +  | +  |    | +  | +   | +  | 4 | +         |    | $\vdash$ | + | +  | 1   |    | -   |    | •        | -   | ł   |              | +              | -  | H       | H         | ╁      | +  | + | +     | $\dashv$ | $\vdash$ | $\vdash$ | +       | + | +            | +    | $\dashv$ | Н  | $\vdash$ | ╀     | +  | +            | +    | + | + | +            | + |    |     | 1   | N    | -        | +          | +    | _          | _   | Ŀ    | <u> </u> | ¢   |
|            |        |          | -   | -   | Ì,  | -  | •  | _ |          |        |          | ľ | ]  | •  | ľ   |    |    |    |    |    |     |    |   |           |    |          |   |    |     |    | 1   |    | -        |     |     |              |                |    |         |           |        | -  |   | ]     |          |          |          |         |   |              |      |          |    |          |       | 1  |              |      |   |   |              |   |    | ľ   | ۱   | ľ    | Ί.       |            | 1    | -          | ٠,  | •    | <b> </b> | 1   |
|            |        |          | ١   |     |     |    |    |   |          |        | İ        |   |    |    | -   |    |    |    |    |    | L   |    |   |           | b  |          | J |    | á   |    | Į   |    |          |     |     | 1            |                |    |         |           |        |    | ĺ | ]     |          |          |          |         |   |              | -    |          |    |          |       |    |              |      |   |   | 1            |   |    |     | 1   |      | 1        |            |      |            |     |      |          | 1   |
|            |        |          |     |     |     |    |    |   |          |        |          |   |    |    |     |    |    |    |    |    | P   |    |   |           |    |          |   |    |     |    |     |    |          |     |     | 1            | j              |    |         |           |        | ŀ  | ĺ |       |          |          |          |         |   |              |      |          |    |          | ĺ     |    |              |      |   |   | 1            |   |    |     |     |      |          |            | 1    |            |     |      |          |     |
| ĺ          |        |          | i   |     |     |    |    |   |          |        | ľ        |   |    |    | ŀ   |    | j  |    |    | 1  |     |    |   |           | Ì  | F        | Ī | 1  |     |    | 1   |    |          |     |     |              | 1              | į  |         | ŀ         | į      | 1  | i | 1     |          |          |          |         |   |              |      | ì        |    | 1        |       | 1  |              |      | 1 |   | i            |   |    |     |     | ŀ    |          |            | -    |            |     |      |          | 1   |
| $\perp$    |        | L        |     |     |     |    |    |   | L        |        | 1        |   |    |    |     |    |    |    | 4  |    |     |    |   |           | •  |          |   |    |     |    |     |    | L        |     |     |              |                |    |         |           |        |    |   |       |          |          |          |         |   | 1            |      |          |    | L        |       |    |              |      |   |   |              |   |    |     | L   |      |          |            |      |            |     |      |          |     |
|            |        |          | ľ   |     | T   |    |    |   | آ        |        |          | T | 1  |    |     |    | 1  |    |    |    | 6   |    | 1 |           |    | Γ        | T | Ţ  |     |    | Ţ   |    |          |     | T   | Ī            | 1              |    |         |           | Γ      | Ţ  | T | 7     |          |          |          |         | T | T            | 1    |          |    |          | Γ     | Γ  |              | Γ    | T | T | Ţ            | I | V  | ıΙυ | e s | av   | ed       | ìn         | sta  | ack        | ι.  |      |          |     |
|            |        | 1        |     |     |     |    |    |   |          |        |          |   |    |    |     | 1  |    | -  | ď  |    |     |    |   |           |    |          | 1 |    | 1   |    |     | ļ  |          |     |     |              | Ì              | į  |         |           |        |    |   |       |          |          |          |         |   |              |      | ļ        |    |          |       | 1  |              |      |   |   |              |   |    |     |     |      |          |            |      |            |     |      |          |     |
|            | İ      | Ì        |     |     |     |    |    |   |          | Ì      |          | 1 |    |    |     |    |    |    | ľ  |    |     |    |   |           |    | ĺ        | ĺ | -  |     |    |     |    |          |     | 1   |              | -              |    | Ì       |           |        |    |   |       |          |          |          |         |   |              |      | ]        |    |          |       |    |              | 1    | } |   |              | 1 |    |     |     |      |          |            |      |            |     |      |          |     |
|            |        |          |     | ļ   |     |    |    |   |          |        | -        |   |    |    |     |    |    |    |    |    |     |    | - |           |    |          |   |    |     |    |     | -  |          | ļ   | ļ   |              | ]              |    |         |           |        |    |   |       |          |          |          | ļ       |   |              | 1    |          |    |          |       |    |              |      |   |   |              | ļ |    |     |     |      |          |            |      |            |     |      |          |     |
|            | 1      |          |     |     | 1   | -  |    |   |          |        | -        | 1 |    |    |     |    | 1  |    |    | ĺ  | 1   |    | - | -         |    |          |   |    |     |    |     |    |          | İ   |     |              | Í              |    |         |           | 1      |    | ĺ |       |          |          |          |         |   |              | 1    | -        |    |          | -     |    |              |      |   |   |              | ] |    |     |     |      |          |            |      |            |     |      |          |     |
|            |        | 1        |     |     |     | İ  |    |   |          |        |          | 1 |    |    |     |    |    |    |    |    |     |    |   |           |    |          |   | }  |     |    |     |    |          |     | -   |              |                |    |         |           |        |    |   |       |          |          |          |         |   |              |      | }        |    |          | Ì     |    |              |      | 1 |   |              |   |    |     |     |      |          |            |      |            |     |      |          |     |
| 1          | 1      |          | 1   | 1   | 1   | _  |    |   | L        | L      | 1        | 1 | ⇃  |    | L   | 1  |    |    | L  | 1  | 1   | 1  | _ | $\Box$    |    | L        | 1 | ]  |     | L  | 1   | ╛  | L        | 1   | 1   | $\downarrow$ | _]             |    | L       | L         | 1      | 1  | 1 | _     |          |          | L        | L       | 1 | $\downarrow$ | 1    |          |    |          | L     | 1  | 1            | 1    | 1 | 1 | $\downarrow$ | 1 |    | _   |     | _    | _        |            |      |            |     |      | <b>,</b> |     |
|            |        | 1        |     |     |     | 1  |    |   |          |        | -        |   |    |    |     |    |    |    |    | Ì  | -   | -  | 1 | ĺ         |    |          |   |    |     |    |     |    |          |     |     | i            |                |    | İ       |           |        |    |   |       |          |          |          | ١       |   |              |      | -        |    |          |       |    |              |      | Τ |   |              |   | •  | •   | •   | •    |          | •          | •    | •          | •   | •    | •        | 1.  |
|            |        |          |     |     |     |    |    |   |          |        | İ        |   | -  |    |     |    |    |    |    |    | 1   |    | - |           |    |          |   |    |     |    | 1   |    |          | 1   | 1   |              |                |    |         |           |        |    |   | -     |          |          | -        |         |   |              | ļ    | 1        |    |          |       |    |              |      | - |   |              |   |    |     |     | ì    |          |            |      |            |     |      |          |     |
|            |        |          |     |     |     |    |    |   |          |        |          | ļ | 1  |    |     |    | ١  |    |    |    |     |    |   |           |    |          |   | -  |     |    |     |    |          | 1   | 1   |              |                |    |         |           |        |    |   | 1     |          |          |          | ļ       |   | -            |      |          |    |          |       |    |              |      |   |   |              |   |    |     |     |      |          |            |      |            | ١   |      |          |     |
|            |        |          |     |     |     | 1  |    |   |          |        |          | 1 |    |    |     |    |    |    |    |    |     |    | - |           |    |          |   | 1  |     |    |     |    |          |     |     | -            | -              |    |         |           | 1      |    | 1 |       |          |          |          |         |   |              |      | ļ        |    |          |       |    |              |      |   |   |              |   |    |     |     |      |          |            |      |            |     |      |          |     |
| $\top$     | 1      | T        | Ţ   | Ť   | 7   | 7  |    |   | T        | T      | Ť        | 1 | 7  |    | Ī   | Ť  | 1  |    | Г  | Ι  | Ť   | Ť  | 1 | $\exists$ |    | T        | T | 1  |     | Ī  | 1   |    |          | Ť   | 1   |              | 1              |    | Г       |           | T      | Ť  | 1 | 7     |          | Г        |          | T       | 1 | 1            | 1    |          |    |          | T     | T  | $\uparrow$   | T    | Ť | 1 | 1            | 1 | ٠  | •   | •   | 1    | 1        | •          | -    | •          | •   | •    | •        | ١.  |
|            |        |          |     |     |     |    |    |   |          |        |          |   | -  |    |     | -  | j  |    |    |    | 1   | ĺ  |   | ĺ         |    |          |   |    |     |    | 1   |    |          |     |     |              |                |    |         |           |        |    |   |       | ļ        |          |          |         |   |              |      |          |    |          |       |    |              |      |   |   |              |   |    |     |     |      |          |            |      |            |     |      |          |     |
| 1          |        |          |     |     | ļ   |    |    |   |          |        |          |   |    |    |     |    |    |    |    |    |     |    |   |           |    |          |   |    |     |    | -   |    |          |     |     | ]            |                |    |         |           | -      |    |   |       |          |          |          |         |   |              |      |          | '  |          |       |    |              |      |   |   | }            |   |    | [   |     |      |          |            | ļ    |            |     |      |          |     |
| E7 1       | 0 2    | F        | 7 1 | 1   | 2 1 | ΕĎ | 4  | 3 | r        | T      | 1        | 7 | FD | 6  | 3   | ij | F9 | 6  | 3  | E  | F ( | 3  | 4 | FF        | 7  | 4        | i | 1  |     | T  | 1   |    |          | 1   | †   | 7            |                |    |         | T         | T      | 1  | 1 | 1     |          |          | Γ        | T       | Ť | 1            | 1    |          | E3 | 5        | 2     | F  | 3 8          | 1 2  | 2 | 1 | 1            | 1 | ٠  | •   | ٠   | N    | ī        | 7          | 1    | ٠          | ٠   | ١.   | z        | C   |
| - 1        | !      | 1        | !   | 1   |     |    |    |   | ļ        | }      | 1        | ŀ | 2  | я  | Ĺ   | 1  | 12 | A  | 4  | 4  | 2 6 | +  | 5 | 42        | 9  | -        | - |    |     | l  | -   | ı  |          | }   |     |              |                |    |         |           | 1      | l  |   | 1     | į        |          |          |         | 1 | 1            |      |          | 42 | 7        | 12    |    | 2114         | 0 3  | - |   | i            |   |    |     | Ė   |      | Ĺ        | -          | 1    |            |     |      | 1        |     |
| 42 1<br>E7 | 1      | F        | 7   | ١.  | 1   | ED | ٠, | 1 |          |        |          | ļ | D  | ,  |     | ľ  | 79 | ٠  |    | E  | F ( | 1  | ۲ | 42<br>FF  | •  | •        | 1 |    |     |    | 1   |    |          |     |     | 1            |                |    |         |           |        |    |   | Ì     |          |          |          |         |   |              | Ì    |          | E  | ľ        | ]     | F  | 1,,          | 0 3  |   |   |              |   |    |     |     |      |          |            |      |            |     |      |          |     |
| _          | _      | _        | 1   | 1.  | 1   |    |    | _ | ٠.       | 1      | _        | 1 |    |    | ١   | 1  | _1 |    | _  | _  | _   | ㅗ  | _ | $\Box$    |    | _        | ┸ | _  |     | ᆫ  |     |    | <b>.</b> | _   | ч.  | _            |                |    | _       | ь.        | _      | 4  | _ | _     |          | _        | _        | _       | ㅗ | _            |      |          |    |          | _     | т, | _            |      |   |   |              |   |    | _   |     | _    | _        | _          | _    | _          |     |      | 1_       |     |

|                 |                                                  |                                                                                                     | L        |    | _  |           |           | _  |             | _      |           |            | Ad           | dres    | sein     | g r  | тос        | de        |            |   | _        |   | _         |           |          | _    | _          |
|-----------------|--------------------------------------------------|-----------------------------------------------------------------------------------------------------|----------|----|----|-----------|-----------|----|-------------|--------|-----------|------------|--------------|---------|----------|------|------------|-----------|------------|---|----------|---|-----------|-----------|----------|------|------------|
| Symbol          | Function                                         | Details                                                                                             | $\vdash$ | MP | _  | _         | tM:       | Ļ  | ^           | -      |           | IR.        | _            | I,AIC   | _        |      |            | _         | DIA        | • | _        |   | _         | (DIA      |          | ــــ |            |
|                 | <del>                                     </del> |                                                                                                     | ap       | n  | #  | OC I      | n #       | ap | n           | # 1    | op        | n \$       | +            | n       | -        | XP . | u ‡        | ŧ a       | 10         | # | œ        | n | # 4       | e n       | #        | ᅇ    | <u>n</u> : |
| SEB<br>(Note 5) | M6←1                                             | Makes the contents of the specified bit in the memory "1".                                          |          |    |    |           |           |    |             |        |           |            | 04           | 8       | 3        |      |            |           |            |   |          |   | 1         |           |          |      |            |
| SEC             | C←1                                              | Makes the contents of the C flag "1".                                                               | 38       | 2  | ij | T         | Τ         |    |             | T      |           | T          | Ι            | П       |          |      |            |           | Τ          |   | Г        | П | T         | T         | Г        | П    | П          |
| SEI             | 1←1                                              | Makes the contents of the I flag "1".                                                               | 78       | 2  | ì  |           |           | L  |             |        |           |            |              | $\prod$ | I        |      |            | Ι         |            |   |          |   |           |           |          |      | $\Box$     |
| SEM             | m1                                               | Makes the contents of the m flag "1".                                                               | FB       | 2  | 1  |           |           |    | Ц           |        |           |            | L            |         |          |      |            |           | I          |   |          |   | Ţ         |           |          |      | $\square$  |
| SEP             | PS6-1                                            | Set the specified bit of the processor status register's lower byte (PSL) to "1".                   |          |    |    | <b>E2</b> | 3 2       |    |             |        |           |            |              |         |          |      |            |           |            |   |          |   |           |           |          |      |            |
| STA<br>(Note 1) | M-Acc                                            | Stores the contents of the accumulator into the memory.                                             |          |    |    |           |           |    |             | 4      |           | 4 2<br>6 3 |              |         | 1        | L    | 5 A<br>7 3 | ╛         |            |   |          | 9 |           | 1 7       | 3        | П    | 9          |
| STP             | <del>                                     </del> | Stops the oscillation of the oscillator.                                                            | ne.      | 3  | ;  | +         | +-        | ╁  |             | +      | 7         | +          | ╁            | Н       | Ť        | +    | +          | +         | +          | + | 72       | H | +         | 4         | +        | 3,   | Н          |
| STX             | MX                                               | Stores the contents of the index register X into the memory.                                        | ſ        | H  | +  | +         | +         | ╁  | Н           | ٠,     | 26        | 4 2        |              |         | $\dashv$ | ╅    | +          | -         | 6 5        | 2 | H        | Н | +         | +         | ╁        | Н    | Н          |
| STY             | M-Y                                              | Stores the contents of the Index register Y into the memory.                                        | H        | H  | +  | +         | +         | ╁  | H           | -+     | -         | 4 2        | -            |         | Ç        | щ    | 5 2        | _         | 7          | F | H        | Н | +         | +         | +        | Н    | H          |
| TAD             | DPR-A                                            | Transmits the contents of the accumulator A to the direct                                           | 5B       | 2  | 1  | †         | $\dagger$ | T  | $  \cdot  $ |        |           |            |              |         |          | 1    | -          | +         | $^{+}$     | t | H        | H | $\dagger$ | $\dagger$ | +        | H    |            |
| TAS             | S-A                                              | page register.  Transmits the contents of the accumulator A to the stack pointer.                   | 10       | ١, | +  | +         | ╀         | +  |             |        |           | 1          | -            | Н       | +        | +    | +          | +         | +          | ╁ | ┦┦       | Н | +         | +         | ╀        | Н    | $\dashv$   |
| TAX             | X-A                                              | Transmits the contents of the accumulator A to the Index                                            | +-       | ┥  | -  | $\dagger$ |           |    |             |        |           | 1          |              | H       | +        | +    | +          | $\dagger$ | $\dagger$  | + | $\vdash$ | H | +         | $\dagger$ | +        | H    | $\prod$    |
| TAY             | YA                                               | register X.  Transmits the contents of the accumulator A to the index register Y.                   | A8       | 2  | 1  | 9         | +         |    |             |        | 1         | $\dagger$  |              | H       | +        | +    | $\dagger$  | $\dagger$ | +          |   | H        |   | +         | +         | $\vdash$ | H    | $\prod$    |
| TBD             | DPR-6                                            | Transmits the contents of the accumulator B to the direct page register.                            | 42<br>58 | 4  | 2  |           |           |    | П           | 1      | 1         | †          | <del> </del> |         | 1        | 1    | †          | +         | $\uparrow$ | Ħ |          |   | †         | +         |          | H    | П          |
| TBS             | S←B                                              | Transmits the contents of the accumulator B to the stack pointer.                                   | 42<br>18 | 4  | 2  |           |           |    |             | 1      |           |            | Ť            |         | 1        | 1    | 1          | T         | T          |   |          |   | 1         | 1         | Γ        | П    | П          |
| ТВХ             | х⊷в                                              | Transmits the contents of the accumulator B to the index register X.                                | 42<br>44 | 1  | 2  |           |           |    |             |        |           |            | Ī            |         | Ī        | Ţ    |            |           |            |   | П        |   |           |           |          |      | i          |
| ТВҮ             | Y←B                                              | Transmits the contents of the accumulator B to the Index register Y.                                | 42<br>48 | 4  | 2  |           |           |    |             |        |           |            |              |         |          | Ī    |            |           | T          |   | П        |   |           | T         |          | П    |            |
| TDA             | A-OPR                                            | Transmits the contents of the direct page register to the accumulator A.                            | 78       | 2  | ١  |           |           |    |             |        |           |            |              |         |          |      |            |           |            |   |          |   |           |           |          |      |            |
| TOB             | B DPR                                            | Transmits the contents of the direct page register to the accumulator B.                            | 42<br>78 | 4  | 2  |           |           |    |             |        |           |            |              |         |          |      |            |           |            |   |          |   |           |           |          |      |            |
| TSA             | A-S                                              | Transmits the contents of the stack pointer to the accumulator A.                                   | 38       | 2  | 1  |           | 1         |    | Ш           |        |           |            |              |         | _[       |      |            |           | L          |   |          |   |           | I         |          |      |            |
| T\$B            | B←S                                              | Transmits the contents of the stack pointer to the accumulator 8.                                   | 42<br>38 | 4  | 2  | -         |           |    |             |        |           |            |              |         |          | ١    |            | Ì         |            |   |          |   |           |           |          |      |            |
| TSX             | x⊷s                                              | Transmits the contents of the stack pointer to the Index register X.                                | BA       | 2  | 1  |           |           |    |             | Ţ      | 1         | 1          | Ī            |         |          | Ţ    |            | Ī         |            |   | Γ        |   |           | T         | Γ        | П    | Π          |
| TXA             | A←X                                              | Transmits the contents of the index register X to the accumulator A.                                | BA       | 2  | 1  |           |           |    |             |        |           |            |              |         |          |      |            |           |            |   |          |   |           |           |          |      | П          |
| ТХВ             | в⊷х                                              | Transmits the contents of the index register $\boldsymbol{X}$ to the accumulator $\boldsymbol{B}$ . | 42<br>84 | 1  | 2  |           |           |    |             |        |           |            |              |         |          |      |            |           |            |   |          |   |           |           |          |      | Ι          |
| TXS             | s←x                                              | Transmits the contents of the index register X to the stack pointer.                                | 94       | 2  | 1  |           |           |    |             |        |           |            |              |         |          | Ī    |            | Ī         | Γ          | Ī | Г        |   |           | T         |          |      | П          |
| TXY             | Y <b></b> X                                      | Transmits the contents of the Index register X to the index register Y.                             | 9B       | 2  | 1  |           |           |    |             |        |           |            |              |         |          | Ī    |            |           |            |   | Г        |   |           |           |          |      |            |
| TYA             | A←Y                                              | Transmits the contents of the index register Y to the accumulator A.                                | 98       | 2  | ]  |           |           |    |             | Ţ      |           |            |              |         |          |      |            |           |            |   |          |   |           | T         |          |      |            |
| ТҮВ             | B⊷Y                                              | Transmits the contents of the Index register Y to the accumulator B.                                | 42<br>98 | 1  | 2  |           |           |    |             | $\int$ |           |            |              |         |          |      |            |           |            |   |          |   |           |           |          |      |            |
| TYX             | X-Y                                              | Transmits the contents of the Index register Y to the index register X.                             | ВВ       | 2  | 1  |           |           |    |             |        |           |            |              |         |          | Ţ    |            |           |            | Γ | Γ        |   | Ī         |           |          |      |            |
| WIT             |                                                  | Stops the internal clock.                                                                           | ca       | 3  | ij |           |           | Γ  |             |        | $\rfloor$ | I          | I            |         | $\int$   |      |            | Ι         | Γ          | Γ |          |   | _         |           | Γ        |      |            |
| XAB             | A≒B                                              | Exchanges the contents of the accumulator A and the contents of the accumulator B.                  | 89<br>28 | 6  | 2  |           |           |    |             |        | Ţ         |            |              |         |          |      |            |           |            |   |          |   | T         |           |          |      |            |

|              |              |              |            |              |          | _         | -        |    |           |    |          |          |   |              |     |     |          |              |              |     |          |    |          |    |           |          | _ | Ad | ldr     | es | 55 | ine | 9 1          | me       | od. | 8        |     |   |           |   |          |        |          |    |        |          |          |              |     |   |              | _   | _ |          |    |              |           |          |             |              |              | _            | T            | _             | P   | rox      | es         | 150          |               | ta!      | us                 | re.      | G s            | te | _  | -        |
|--------------|--------------|--------------|------------|--------------|----------|-----------|----------|----|-----------|----|----------|----------|---|--------------|-----|-----|----------|--------------|--------------|-----|----------|----|----------|----|-----------|----------|---|----|---------|----|----|-----|--------------|----------|-----|----------|-----|---|-----------|---|----------|--------|----------|----|--------|----------|----------|--------------|-----|---|--------------|-----|---|----------|----|--------------|-----------|----------|-------------|--------------|--------------|--------------|--------------|---------------|-----|----------|------------|--------------|---------------|----------|--------------------|----------|----------------|----|----|----------|
| L(D          | IIA          | ılı          | Dì.        | IA)          | Y        |           | 18       | s  | T         | AE | 35       | h        | L | AB           | ıs. | x   | Ā        | n:           | SI           | 71  | _        | \B | _        | T  | AB        | L.       | _ | _  |         | _  |    |     | _            | _        |     |          | LB: | × | ı F       | s | TK       | ζ-     | Γ        | R£ | EL     | Т        |          | ia i         | h A | T | AB           | Sh  | R | Т        | Si | <u>.</u>     | Te        | SE       | <b>(</b> ), | 7            | Ri           | LΚ           | +            |               |     |          |            |              |               |          |                    |          |                |    |    | <u>_</u> |
| op r         |              |              |            |              |          |           |          |    |           |    |          |          |   |              |     |     |          |              |              |     |          |    |          |    |           |          |   |    |         |    |    |     |              |          |     |          |     |   |           |   |          |        |          |    |        |          |          |              |     |   |              |     |   |          |    |              |           |          |             | ;            |              | Ī            | <u>.</u> †   |               | PL  |          | ť.         | 1,           | 7             | -        | ŀ                  |          | <del>ļ</del> . | +  | 4  | _        |
| ٠,           | Ή            | -            | 7          | +            | -        | -         | ۳        | *  |           |    | 9        |          |   | ۳.           | 4   | #   | 4        | Τ            | +            | "   | 4        | -  | ۳        | +  | 4         | <u>`</u> | * | ۳  | +       | +  | *  | ۲   | +            | "        | #   | 4        | Ή.  | + | Ť         | ۲ | "        | #      | ۳        | ľ  | +      | *        | uşu.     | н            | ╀*  | Ŧ | 7            | -"  | - | 194      | 1" | <b>' </b> *  | 1         | +        | Ή           | * 15         | * 1          | 4            | 4            |               |     |          | ٣          | .   `        | 4!            | _        | -                  | F        | Ľ              | +  | 4  | _        |
|              | ļ            |              | ļ          |              |          |           |          |    | ľ         | E  | y        | •        | 1 |              | 1   | ı   |          |              |              | 1   |          |    |          |    |           |          |   |    |         | ١  |    |     |              | 1        |     | ļ        |     |   |           | ١ | 1        |        |          |    |        | ١        |          |              |     | ļ |              |     |   | l        |    |              | 1         | ł        |             | ł            |              | 1            |              | 1             | •   |          |            |              | '             | 1        | •                  | •        | -              | 1  | ١. | •        |
|              | I            | I            | I          |              |          |           |          |    | I         | 1  |          |          | I | 1            |     |     |          | I            | I            |     |          |    |          | I  |           |          |   |    | Ī       | 1  |    |     |              |          |     |          |     | I | I         | İ |          |        |          | Ī  |        |          |          |              | Ī   | Ī |              |     |   | İ        | I  | I            | 1         |          | Ī           | Ī            |              | T            | Ť            | •             | •   | •        | ŀ          | ٦,           | •             | •        | ٠                  |          | -              | 1  | •  | ì        |
| 1            | ↓            | 1            | 1          | $\downarrow$ |          |           |          |    | 1         | ╛  |          | L        | ļ | 1            |     |     | L        | L            | 1            | 1   |          |    | L        | 1  | 1         |          |   | L  | 1       | 1  |    |     | 1            |          |     | L        |     |   | 1         | 1 | _        |        | L        | L  | 1      |          |          |              | Ĺ   | 1 |              |     |   |          |    | I            | I         |          |             |              |              | I            | Ι            | ٠             | •   | ŀ        | Ŀ          | ·ŀ           | _             | _        | •                  | ١        | 1              |    | •  | •        |
| 4.           | 1            | 1            | 4          | _[           |          |           |          | L  | 1         | 4  |          | L        | 1 | 1            | _   | _   | L        | L            | 1            | 4   | 4        |    | L        | 1  | 1         | _        |   | L  | 1       | 1  |    | L   | 1            | 4        |     | L        | L   | ╽ | ↓         | 1 | ┙        |        | L        | 1  | 1      | ╛        |          |              | L   | ↓ | $\downarrow$ | ┙   | L | L        | L  | _            | 1         | _        | 1           | $\downarrow$ | 1            | $\perp$      | $\downarrow$ | $\rightarrow$ | •   | ┺        | +          | <u>.</u>     | _             | -        | •                  | щ.,      |                | ㅗ  | •  | •        |
|              |              |              |            |              |          |           |          |    | 1         |    |          |          | l |              |     |     |          |              |              | ļ   |          |    | 1        | l  | ı         |          |   | l  |         | l  |    |     | l            |          |     | l        | ļ   |   | l         | 1 |          |        |          | 1  |        | ١        |          |              |     |   |              | ı   |   |          | İ  |              | ı         |          |             |              |              |              |              | ٠             | •   | -        |            | δρε          | eci           | lie      | d                  | Ħ        | ag             |    | bε | )-       |
| 87 11        | 1            | 2 0          | 711        | ,            | 2        | Rn.       | _        | ١, | +         | +  |          | H        | 1 | 0 :          | _   | -   | 0.0      | 1            | +            | ,   | oc       | _  | 1        | ŧ. | _         | ,        | _ | ╀  | +       | +  | _  | ╁   | +            | $\dashv$ |     | ┞        | ╀   | + | +         | + | $\dashv$ | _      | ┞        | ŀ  | +      | $\dashv$ | _        | ┝            | H   | + | +            | -   | - | 67       |    | 12           | , ,       | 3 1      | 3 2         | +            | +            | +            | +            | -             | -   | -        | +          | ОП           | $\overline{}$ | •        | T".                | Г        | Т              | Т  | Т  | -        |
| - 1          | - 1          |              | - 1        | - 1          | - 1      |           |          | 1  | 1         |    |          | •        | 1 |              | - 1 |     |          | 1            |              | - 1 | - 1      |    | ı        | 1  | - 1       | - 1      |   | ı  |         | ł  |    | l   |              | 1        |     |          | İ   |   | l         | ı |          |        |          | l  |        | ١        |          |              |     | l |              |     | 1 | ļ        |    | 1            | Į         | П        |             | П            |              |              | ľ            | ٦,            | •   | ľ        |            | }            | 1             |          | ľ                  | ľ        |                | ľ  | Ί  | •        |
| 42 1:<br>87  | 2 3          | 3  4<br> 9   | 2  1<br> 7 | 13           | 3        | 42<br>80. | 7        | 1  | 1         |    |          |          | 9 | 2            | 7   | 4   | 42<br>99 | 7            | '            | ٩ţ  | 42<br>8F | 8  | 5        | 9  | 2 I       | 9        | 5 | ļ  |         |    |    | l   |              | -        |     |          |     | ŀ | ļ         | į |          |        |          | l  |        | ١        |          |              | ļ   |   |              |     |   | 42<br>83 | 7  | 3            | 9         | 2 1<br>3 | 0           | 1            |              |              |              |               |     |          |            |              |               | - }      |                    |          |                | -  | J  |          |
| $\dagger$    | Ť            | t            | $\dagger$  | 1            |          |           | _        | ĺ  | t         | 1  |          | H        | t | 1            | 1   | T   | F        | t            | t            | 1   | 7        | _  | T        | t  | +         | 1        |   | t  | 7-      | 1  |    | ┢   | t            | 1        |     | t        | t   | T | t         | † | 7        |        |          | Í  | t      | 1        |          |              | t   | t | +            | -   | - | ſ        | +  | t            | Ť         | 7        | 1           | t            | T            | $\dagger$    | +            |               |     |          | Ì.         | ή,           | .†            | -        | -                  | -        |                | 1  |    | -        |
|              | Ť            | †            | †          | 1            | 1        | вE        | 5        | 3  | Ť         | 7  | _        | r        | t | Ť            | 1   |     | r        | T            | Ť            | 1   | 1        | _  | 1        | t  | Ť         | 1        |   | Г  | †-      | †  |    | T   | Ť            | 1        |     | T        | ۱   | t | t         | † |          |        | Г        | ļ  | †      | 1        |          | T            | t   | † | †            | -   | _ | t        | t  | t            | 1         |          | 1           | †            | †            | †            | †            | •             | •   | •        | ţ.         | +.           | .†            | 7        | -                  |          | •              | +  | .  | •        |
| $\uparrow$   | Ť            | T            | †          | 1            | 1        | 8C        | 5        | 3  | Ť         | 1  |          | Г        | Ť | †            | 1   |     |          | Ţ            | Ť            | †   | 7        |    |          | t  | †         | 7        |   | T  | 1       | †  |    | T   | †            | 7        |     | T        | T   | T | Ť         | † |          |        | _        | T  | 1      | 1        |          | T            | T   | T | †            |     | - | T        | Ť  | T            |           | 1        | 1           |              | 1            | †            | †            | •             | •   | •        | <b>†</b> • | .   .        | .†            | -        | •                  |          | ١.             | +  | ,  | •        |
| 1            | T            |              | T          | 1            | 1        |           |          | Ī  | Ī         | 1  |          |          | T | 1            | 1   |     |          | I            | T            | 1   | 1        |    | Ī        |    | T         | 1        |   | Γ  | T       | †  | _  |     | Ť            |          |     | Γ        | Ī   | T | Ť         | † | 7        | _      |          | T  | 1      | 7        |          |              | Ť   | Ť | 1            |     |   |          |    |              | 1         | 1        |             |              | 1            | $\dagger$    | †            | -             | •   | •        | 1          | .   .        | .†            | •        | •                  | •        | -              | 1  |    | •        |
| 4            | 1            | +            | 4          | 4            | 4        |           | _        | L  | 1         | 4  | _        | L        | 1 | 1            | 4   | _   | L        | 1            | 1            | 4   | 4        | _  | L        | ļ  | 1         | 4        | 4 | L  | 1       | 1  |    | -   | 1            | 4        | _   | ļ.       | ļ.  | Ļ | 1         | 1 | 4        | _      | ļ.       | 1  | 4      | 4        | _        | Ļ.           | L   | 4 | 4            | _   |   | 1        |    | 1            | 1         | 1        | 1           | 1            | 4            | $\downarrow$ | 1            | 4             |     | L        | Ļ          | 1            | 4             | 4        |                    | L        | Ļ              | 1  | 1  | _        |
| 4            | ļ            | 4            | +          | 4            | -        | -         | _        | L  | ļ         | 4  |          | L        | ļ | $\downarrow$ | 4   | 4   | H        | 1            | +            | 1   | 4        | _  | L        | ł  | 4         | 4        |   | L  | ╀       | 4  |    | Ļ   | 4            | 4        | _   | Ļ        | Ļ   | ļ | +         | 1 | 4        | _      | L        | 1  | 4      | _        | _        | Ļ            | 1   | 4 | -            | 4   | P | L        |    |              | 1         | 1        | +           | 1            | 4            | 1            | -            | -4            | •   | ŀ        |            |              | •             |          | ٠                  |          | 1_             |    | •  | •        |
| ŀ            |              |              |            |              |          |           | •        |    | ۱         | Ī  | i        |          | l |              |     |     | !        |              |              | Ì   |          |    |          | 1  |           |          |   |    |         |    |    | [   |              |          |     | 1        |     |   |           |   | į        |        |          |    |        |          |          |              |     |   | 1            |     |   |          |    |              |           |          |             |              | -            |              | 1            | 1             | •   | -        | N          | 1            | 1             | •        | •                  |          | -              | 1  | Z  | •        |
| 1            | T            | †            | †          | 1            | 1        |           |          | T  | t         | 1  |          | Г        | t | †            | 1   | 1   |          | t            | t            | †   | 7        |    | T        | T  | †         | 7        | ٦ | r  | †-      | †  |    | Ť   | 1            | 7        |     | t        | t   | t | t         | † | 7        |        | r        | t  | †      |          | 4        |              | 1   | 1 | 1            | 5   |   | t        | t  | t            | †         | †        | t           | †            | $\dagger$    | †            | †            | •             | -   | -        | ,          | , ,          | ,†            |          | •                  | ٠        | ļ.             | 1; | z  |          |
| $\downarrow$ | 1            | 1            | 4          | 4            | 4        |           |          | L  | 1         | 1  | _        |          | ╁ | 1            | 4   | 4   |          | Ļ            | 1            | 4   | 4        | _  | L        | ļ  | 4         | 4        | _ | L  | ļ       | 1  |    | Ļ   | 1            | -        |     | L        | Ļ   | ╀ | 1         | 4 | 4        |        | L        |    | 1      | 9        |          |              |     |   |              |     | _ | -        | 1  | 1            | 1         | 1        | 1           | 1            | 1            | 1            | 1            | 4             |     | L        | ļ          | $\downarrow$ | 1             | _        |                    | -        | L              | 1  | 1  | _        |
| -            |              | ļ            | 1          |              | 1        |           | ı        |    | l         | l  |          |          | l |              | 1   |     |          | 1            |              | 1   |          |    |          | l  | ĺ         |          |   |    |         | 1  |    |     | 1            |          |     | l        |     | ļ | l         | ١ | 1        |        | Ľ        |    |        |          |          | r            | 1   |   | 1            |     |   | l        |    |              | 1         |          |             | 1            |              |              |              | ٠             | • ! | •        | •          | 1            | ١.            | •        | •                  |          | •              |    | ١. | ٠        |
| +            | †            | †            | +          | †            | 1        | - 1       | -        | Ι- | t         | †  | _        | ┢        | t | Ť            | +   |     | Н        | <del> </del> | t            | †   | 7        |    |          | ŀ  | 1         | 1        | _ | -  | t       | †  |    | l   | +            | Ť        |     | T        | t   | + | †         | † |          |        |          | 1  | 1      | 1        |          | -            | +   | † | +            | 1   | F | t        | t  | †            | †         | t        | +           | †            | $\dagger$    | +            | +            |               | -   | +-       | -          | <del> </del> |               | -}       | _                  |          |                | 1  | .† | -        |
| $\perp$      | ļ            | 1            | 1          | 1            | 4        |           | _        | L  | 1         | 1  |          | _        | Ļ | 1            | 1   |     | L.       | L            | 1            | 4   | 4        |    | _        | L  | 1         | 1        | ╛ | L  | L       | 1  |    | L   | 1            | 4        |     | L        | L   |   |           |   |          |        |          | -  | 1      | _        | _        | L            | L   | 1 | _            |     |   | L        | L  | 1            | 1         | 1        | 1           | 1            | 1            | 1            | 1            | ⅃             | _   | L        |            |              |               |          |                    |          |                | l  | _  |          |
|              |              | l            | 1          |              |          |           |          |    |           |    |          |          | l |              | ł   |     |          |              |              |     |          |    |          | l  |           | 1        |   | l  |         |    |    |     |              | 1        |     |          | ľ   |   |           |   |          |        |          |    | ١      |          | i        |              |     | l |              |     |   |          |    |              |           |          |             | 1            | 1            | ļ            | 1            | ٠             | •   | •        | N          | ₁[·          | ٠             | -        | •                  |          | ŀ              | ŀ  | z  | •        |
| +            | $\dagger$    | †            | $\dagger$  | $\dagger$    | ┪        |           |          | ┞  | t         | +  | $\dashv$ |          | t | +            | +   | +   | _        | H            | $^{\dagger}$ | †   | 1        |    |          | ł  | +         | +        | 1 | H  | +       | +  | +  | ┞   | t            |          | W.  |          |     | ľ |           | 1 | +        |        |          | t  | t      | +        |          | H            | t   | t | +            | -   | - | ╀        | t  | +            | +         | +        | +           | +            | $\dagger$    | +            | +            | +             | _   |          | ┟          | +            | +             | ;        | _                  | <b>.</b> | ŧ.             | +  | ,  | _        |
|              | ↓            | ↓            | 1          | ⇃            | ╛        |           | _        | L  | l         |    |          | _        |   | 1            | _   |     |          | L            | 1            | 1   | ╛        |    | L        | L  | 1         |          |   | L  | $\perp$ |    |    |     |              |          | •   |          |     |   | 1         |   |          |        | L        | L  | 1      |          |          | L            |     | l |              |     | L | L        | L  | L            | l         |          |             |              |              |              |              |               |     | Ĺ        | Ľ          | ľ            |               |          |                    | Ĺ        | ľ              |    | -  |          |
|              |              | l            |            |              |          |           |          |    | l         | 1  |          |          | l |              |     |     |          | ļ            |              | ı   |          |    |          |    |           |          |   |    |         |    | P  |     |              | 1        |     |          |     |   | I         |   |          |        |          |    | ļ      |          |          |              |     | Ι |              |     |   | Γ        | Γ  | Τ            | T         |          | T           | T            | Ţ            | Ī            | T            | •             | ٠   | •        | N          | 1            | ·T            | -        | •                  | ·        | •              | 1  | z  |          |
| +            | +            | +            | +          | +            | $\dashv$ | _         | _        | ┝  | ł         | +  | $\dashv$ | _        | ╁ | $^{\dagger}$ | +   | +   |          | H            | +            | +   | +        | _  | H        | ł  | +         | +        | - | H  | +       | +  | -  | H   | +            | 1        |     | ┞        | ┞   | + | +         | + | $\dashv$ | _      | L        | ╀  | +      | +        | _        | -            | ╀   | + | 4            | -   | L | ╀        | ╀  | ╀            | +         | +        | +           | ╀            | +            | +            | +            |               | -   | $\vdash$ | Ļ          | <del> </del> | +             | $\dashv$ | _                  | ۲.       | ╀              | +  | 4  | _        |
|              |              |              | Ì          |              |          |           |          |    | ĺ         | 1  |          | İ        | l | 1            |     |     |          | ŀ            |              | ı   |          |    |          |    |           |          |   | l  | L       | 4  |    | 1   | ì            |          |     | İ        | l   |   | l         |   |          | . '    |          |    | ļ      |          |          |              |     | l |              |     |   | -        | ŀ  |              |           |          |             |              |              |              | ľ            | ١.            | •   | ľ        | ľ          | 1            | 1             | 1        | •                  | ľ        |                | ľ  | -  | •        |
| T            | T            | T            | Ţ          | 1            | 1        |           | _        | Γ  | T         | 1  |          | Γ        | T | Ť            | 7   |     |          | Γ            | T            |     | 4        | 7  |          |    |           | 1        | - | И  |         |    |    | T   | Ť            | 1        |     | T        | T   | T | Ť         | Ť |          |        | Γ        | Ī  | 1      | 1        | _        |              | T   | Ť | 1            | 1   |   | T        | T  | Ť            | Ť         | †        | T           | Ť            | 1            | †            | †            | 1             |     | •        | N          | ή.           | .†            | -        | $\overline{\cdot}$ | [-       | •              | 1  | z  | •        |
| 1            | T            | T            | 1          | 1            | 7        |           |          |    | Ť         | 1  | 7        |          | T | 1            | 7   |     |          |              |              |     |          |    |          | T  |           |          |   |    | 1       | 1  |    | T   | 1            | 1        |     | T        | T   | Ť | T         | 1 | 1        |        | ľ        | T  | 1      | 1        |          | T            |     | Ť | 1            | _1  | _ | T        | 1  | Ť            | Ť         | 1        | Ť           | Ť            | 1            | Ť            | _            | •             |     | •        | N          | 1.           | ٠†            |          |                    |          | •              | Ì  | z  | •        |
| +            | 1            | $\downarrow$ | +          | 4            | 4        | -         | <u> </u> | L  | 1         | 4  | _        | L        | ╀ | +            | 4   | _]  | 4        | -            | 4.           | 1   | H        |    |          | 1  | 4         | 4        |   | ŀ  | ļ       | 4  |    | ļ.  | +            | 4        |     | L        | ļ   | ļ | 1         | 4 | 4        |        | L        | 1  | 4      | 4        | _        | L            | Ļ   | 1 | 4            | 4   | L | ╁-       | 1  | +            | 1         | 4        | 4           | 4            | 1            | $\downarrow$ | 1            | 4             | _   | $\vdash$ | Ļ          | ╀            | 4             | 4        | _                  | Ĺ.       | ╀              | 1  | 4  |          |
| -            |              |              | 1          | Ī            |          |           |          |    | ۱         |    | J<br>L   |          | l |              | 1   |     |          |              | 1            | 1   |          | P  |          | l  |           | 1        |   | l  | 1       | 1  |    | l   | Į            |          |     |          |     | ļ |           | ı | 1        | l<br>, |          | ŀ  | į      |          |          | i<br>i       |     |   |              | ļ   | [ | 1        |    | į            | 1         | į        | ł           | 1            | 1            | 1            | ľ            | •             | •   | •        | N          | i) •<br>1    | ١,            | •        | •                  | •        |                | 1  | 2  | •        |
| †            | t            | t            | †          | †            | 7        |           | _        | T  | t         | 7  | _        | Г        | Ť | T            | 1   | 1   |          |              |              |     |          |    |          | t  | †         | 7        |   |    | t       | †  |    | t   | †            | 1        | _   | r        | t   | t | †         | † | ٦        | Г      | _        | T  | †      | 7        | -        | <del> </del> | t   | † | †            | -   | - | t        | t  | t            | t         | t        | Ť           | 1            | Ť            | $\dagger$    | †.           |               |     | •        | N          | 1.           | .†            |          | $\overline{\cdot}$ |          |                | 1  | z  |          |
| 1            | $\downarrow$ | 1            | 1          | 4            | _        |           | -        | L  | ļ         | 1  | _        |          | l | 1            | 1   | _   | L        | L            | 1            | 1   | _        | _  | L        | ļ  | 1         | 1        |   | L  | 1       | 4  |    | L   | 1            | _        |     | Ļ        | L   | ┸ | 1         | 1 | 4        | _      |          | L  | 1      | 4        | _!       | L            | L   | ↓ | 1            | _   | L | Ļ        | ļ. | 1            | _         | 1        | 1           | 1            | $\downarrow$ | $\downarrow$ | 1            | 1             |     | L        | ļ.         | 1            | 1             |          |                    |          | L              | ļ  | 1  |          |
|              |              | ĺ            |            | 1            |          | ,         |          |    |           | İ  |          |          | l |              |     |     |          |              |              | 1   |          |    |          | l  |           |          |   | l  |         |    |    | l   |              | ļ        |     |          |     | 1 |           |   | 1        |        | İ        | l  |        | ١        |          |              |     | 1 |              | 1   |   | l        |    |              |           |          |             |              | Ì            |              | 1            | ١.            | •   |          | N          | 1 ⋅          | ٠             | •        | •!                 | •        | ١.             | ŀ  | z  | •        |
| +            | +            | $\dagger$    | $\dagger$  | +            | 7        |           | -        | ┝  | t         | †  |          | Н        | t | +            | +   | -   | H        | t            | †            | +   | ┪        |    | H        | t  | $\dagger$ | 1        |   | H  | ╁       | +  |    | t   | $^{+}$       | 1        | _   | H        | t   | t | t         | + | 4        | _      | -        | t  | $^{+}$ | ┪        |          | +-           | t   | + | $\dagger$    | -   | H | H        | t  | $^{\dagger}$ | $\dagger$ | +        | $^{+}$      | t            | +            | +            | $\dagger$    |               |     |          | ١.         | .   .        | †.            | -        | _                  | -        | ١,             | +  |    |          |
|              |              |              |            | 1            |          |           |          |    | l         | 1  |          |          |   |              |     |     |          | L            |              |     | _        |    |          | l  |           | _        |   | L  |         |    |    | L   |              | _        |     |          |     | 1 | Ţ         | 1 |          |        |          | L  |        |          |          |              |     | 1 |              |     |   | L        | L  | L            |           |          |             | l            |              | Ţ            | 1            | ŀ             |     |          | ı          |              |               |          |                    |          | l              | 1  |    |          |
|              | 1            | l            |            | 1            |          |           |          | ١  | ١         | 1  |          |          |   | ١            |     |     |          |              | ١            |     | ı        |    |          | l  |           | 1        |   | l  | 1       |    |    | l   |              | ļ        |     |          |     |   | 1         | ł |          |        |          | ı  |        | ١        |          |              |     |   |              |     |   | Ι        | Γ  | T            | I         | T        | T           | T            |              | T            | Ţ            | -             | •   | •        | N          | ıŢ.          | •             | •        | •                  | •        | •              | 1  | Z  | •        |
| +            | +            | +            | +          | $\dashv$     | -        | H         | _        | 1  | $\dagger$ | +  | 4        | H        | + | +            | +   | -   | $\vdash$ | +            | +            | +   | $\dashv$ |    | $\vdash$ | +  | +         | +        | _ | +  | +       | +  |    | ╀   | +            | 1        | _   | $\vdash$ | ł   | + | ╁         | + | -        | _      | $\vdash$ | +  | +      | 4        | _        | $\vdash$     | ╁   | + | +            | - { | - | ╀        | +  | +            | +         | +        | +           | +            | +            | +            | +            | +             | _   | H        | +          | +            | +             | $\dashv$ | _                  | H        | +              | +  | +  | _        |
|              |              |              |            | _            |          |           |          |    |           | _] |          |          |   |              |     | _   |          |              |              |     | _        |    |          |    |           | _        |   |    |         |    |    | ĺ   |              | . 1      |     |          |     |   |           | 1 |          |        |          |    |        | _        | _        |              |     | J |              |     |   |          |    |              |           |          | Ì           |              |              |              |              |               | •   |          | 1          |              | -             |          |                    |          |                | 1  | -  | •        |
| T            | T            | T            | T          | 1            |          |           |          | Γ  | T         | 1  |          | Г        | T | T            |     |     |          |              | T            | 1   |          |    |          |    | T         | 1        |   | Γ  |         | 1  |    |     | Ţ            | 1        |     | Γ        | T   | T | T         |   |          |        | Γ        | Γ  | T      |          |          | Γ            |     | T | Ţ            |     |   | Γ        |    | Ţ            | T         | 1        | T           | 1            | T            | 1            | T            | •             | •   | •        | N          | 1            | •             | •        | •                  | •        | •              | Ī  | z  | -        |
| 4            | +            | +            | 4          | +            | 4        | L.        | _        | H  | +         | 4  | 4        | $\vdash$ | 1 | +            | 4   | 4   | L        | ļ            | +            | 4   | 4        | Ļ. | -        | +  | +         | _        |   | H  | +       | 4  |    | 1   | $\downarrow$ | 4        |     | ╀        | 1   | + | +         | + | _        | L      | $\vdash$ | H  | +      | 4        | <u>-</u> | 1            | +   | + | -            | 4   | L | 1        | +  | +            | +         | +        | +           | +            | +            | +            | +            |               | _   | $\vdash$ | +          | +            | +             | 4        |                    | -        | $\vdash$       | +  | _  | _        |
| l            |              |              | Ï          | 1            |          |           |          |    |           |    | į        | i        | 1 | 1            |     |     |          | 1            |              |     | ļ        |    | -        | l  |           | 1        |   |    |         |    |    |     |              | į        |     | 1        | i   |   |           |   |          | •      |          |    | 1      |          |          |              |     |   | 1            |     | ŀ | ļ        |    |              |           |          | 1           |              |              | 1            | 1            | • I           | •   | •        | :N         | ή.           | 1             | •        | - 1                | -        |                | 1  | ١- | •        |
| 十            | Ť            | †            | †          | 7            | -1       | Γ.        | -        | t  | t         | 1  | -        |          | t | †            | 1   | 7   | r        | t            | †            | 7   | 1        | -  |          | t  | †         | 7        |   | t  | 1       | †  | _  | t   | †            | +        | _   | T        | t   | † | $\dagger$ | † | _        | _      |          | T  | +      | +        |          | T            | Ť   | + | 1            |     |   | t        | t  | $\dagger$    | †         | †        | $\dagger$   | $\dagger$    | $\dagger$    | †            | †            | -             | -   | -        | 1          | ١,           | ,†            | •        | -                  | •        |                | 1  | †. | •        |
| $\top$       | T            | †            | 1          | 7            |          |           |          | Ť  | t         | †  |          | Ī        | t | 1            | 1   |     | Γ        | T            | Ť            | 1   | 1        |    |          | †  | 1         | 1        |   | T  | 1       | †  | _  | T   | †            | 1        |     | T        | t   | T | Ť         | † |          |        | T        | Ť  | t      | 1        |          |              | Ţ   | † | 1            |     |   | T        | T  | T            | †         | †        | Ť           | †            | †            | †            | †            |               | _   | _        | _          | , .          | _             |          | _                  | <u> </u> | 1              |    | _1 |          |
|              |              | 1            |            |              |          |           |          |    | 1         |    |          |          | L |              |     | - 3 |          | L            |              | _[  |          |    | L        |    | 1         |          |   | L  |         |    |    | ļ   | 1            |          |     | L        |     |   | 1         |   |          |        | L        |    | 1      | ŀ        |          |              | 1   | l |              |     |   | L        | L  | L            | 1         |          |             | Ţ            |              | $\perp$      | $\perp$      | _             |     | L        | Ĺ          | $\perp$      | 1             |          |                    | L        |                |    |    |          |

## **Appendix 8. Machine instructions**

## Symbols in machine instructions table

| Symbol      | Description                                               | Symbol                          | Description                                                               |
|-------------|-----------------------------------------------------------|---------------------------------|---------------------------------------------------------------------------|
| IMP         | tmplied addressing mode                                   | ¥                               | Exclusive OR                                                              |
| IMM         | Immediate addressing mode                                 | -                               | Nagation                                                                  |
| A           | Accumulator addressing mode                               | <b>←</b>                        | Movement to the arrow direction                                           |
| DIR         | Direct addressing mode                                    | Acc                             | Accumulator                                                               |
| DIR, b      | Direct bit-addressing mode                                | A <sub>GCH</sub>                | Accumulator's upper 8 bits                                                |
| DIR, X      | Direct Indexed X addressing mode                          | ACCL                            | Accumulator's lower 8 bits                                                |
| DIR, Y      | Direct indexed Y addressing mode                          | A                               | Accumulator A                                                             |
| (DIR)       | Direct indirect addressing mode                           | A <sub>H</sub>                  | Accumulator A's upper 8 bits                                              |
| (DIR, X)    | Direct indexed X Indirect addressing mode                 | AL                              | Accumulator A's lower 8 bits                                              |
| (DIR), Y    | Direct indirect indexed Y addressing mode                 | В                               | Accumulator B                                                             |
| L(DIR)      | Direct indirect long addressing mode                      | 8,,                             | Accumulator B's upper 8 bits                                              |
| L (DIR), Y  | Direct indirect long indexed Y addressing mode            | В,                              | Accumulator B's lower 8 bits                                              |
| ABS         | Absolute addressing mode                                  | x x                             | Index register X                                                          |
| ABS, b      | Absolute bit addressing mode                              | X <sub>H</sub>                  | Index register X's upper 8 bits                                           |
| ABS, X      | Absolute indexed X addressing mode                        | X.                              | Index register X's lower 8 bits                                           |
| ABS, Y      | Absolute Indexed Y addressing mode                        | Y                               | index register Y                                                          |
| ABL         | Absolute long addressing mode                             | YH                              | Index register Y's upper 8 bits                                           |
| ABL, X      | Absolute long indexed X addressing mode                   | Y."                             | Index register Y's lower 8 bits                                           |
| (ABS)       | Absolute indirect addressing mode                         | s 'L                            | Stack pointer                                                             |
| L (ABS)     | Absolute indirect long addressing mode                    | PC                              |                                                                           |
| (ABS, X)    |                                                           |                                 | Program counter                                                           |
| STK         | Absolute indexed X indirect addressing mode               | PC <sub>H</sub>                 | Program counter's upper 8 bits                                            |
|             | Stack addressing mode                                     | PC <sup>r</sup>                 | Program counter's lower 8 bits                                            |
| REL         | Relative addressing mode                                  | PG                              | Program bank register                                                     |
| DIR, b, REL | Direct bit relative addressing mode                       | DT                              | Data bank register                                                        |
| ABS, b, REL | Absolute bit relative addressing mode                     | DPR                             | Direct page register                                                      |
| SR          | Stack pointer relative addressing mode                    | DPRH                            | Direct page register's upper 8 bits                                       |
| (SR), Y     | Stack pointer relative Indirect Indexed Y addressing mode | DPRL                            | Direct page register's lower 8 bits                                       |
| BLK         | Block transfer addressing mode                            | PS                              | Processor status register                                                 |
| C           |                                                           | PSH                             | Processor status register's upper 8 bits                                  |
| z           | Carry flag                                                | PS∟                             | Processor status register's lower B bits                                  |
| <b>~</b>    | Zero flag                                                 | PSb                             | Processor status register's b-th bit                                      |
| D           | Interrupt disable flag                                    | M(S)                            | Contents of memory at address indicated by st                             |
| _           | Decimal operation mode flag                               |                                 | pointer                                                                   |
| X<br>       | Index register length selection flag                      | Mb                              | b-th memory location                                                      |
| m<br>V      | Data length selection flag                                | AD <sub>G</sub>                 | Value of 24-bit address's upper 8-bit (A <sub>23</sub> A <sub>18</sub> )  |
|             | Overflow flag                                             | AD <sub>H</sub>                 | Value of 24-bit address's middle 8-bit (A <sub>15</sub> ~A <sub>8</sub> ) |
| N<br>·      | Negative flag                                             | AD∟                             | Value of 24-bit address's lower 8-bit (A <sub>7</sub> ~-A <sub>0</sub> )  |
| IPL         | Processor interrupt priority level                        | ор                              | Operation code                                                            |
| +           | Addition                                                  | n                               | Number of cycle                                                           |
|             | Subtraction                                               | # .                             | Number of byte                                                            |
| *           | Multiplication                                            | 1                               | Number of transfer byte or rotation                                       |
| <i>'</i>    | Division                                                  | l <sub>1</sub> , i <sub>2</sub> | Number of registers pushed or pulled                                      |
| $\wedge$    | Logical AND                                               |                                 |                                                                           |
| $\vee$      | Logical OR                                                | !                               |                                                                           |

## **Appendix 8. Machine instructions**

The number of cycles shown in the table is described in case of the fastest mode for each instruction. The number of cycles shown in the table is calculated for DPR<sub>L</sub>=0. The number of cycles in the addressing mode concerning the DPR when DPR<sub>L</sub>≠0 must be incremented by 1. The number of cycles shown in the table differs according to the bytes fetched into the instruction queue buffer, or according to whether the memory read/write address is odd or even, it also differs when the external region memory is accessed by BYTE="H".

- Note 1. The operation code at the upper row is used for accumulator A, and the operation at the lower row is used for accumulator B.
- Note 2. When setting flag m=0 to handle the data as 16-bit data in the immediate addressing mode, the number of bytes increments by 1.
- Note 3. The number of cycles increments by 2 when branching.
- Note 4. The operation code on the upper row is used for branching in the range of ~128~+127, and the operation code on the lower row is used for branching in the range of ~32768~+32767.
- Note 5. When handling 16-bit data with flag m=0, the byte in the table is incremented by 1.

#### Note 6.

| Type of register | A | 8 | Х | Υ | DPR | DT | PG | P\$ |
|------------------|---|---|---|---|-----|----|----|-----|
| Number of cycles | 2 | 2 | 2 | 2 | 2   | 1  | 1  | 2   |

The number of cycles corresponding to the register to be pushed are added. The number of cycles when no pushing is done is 12. i₁ indicates the number of registers among A, B, X, Y, DPR, and PS to be saved, while i₂ indicates the number of registers among DT and PG to be saved.

#### Note 7.

| Type of register | Α | В | X | Y | DPR | DT | PS |
|------------------|---|---|---|---|-----|----|----|
| Number of cycles | 3 | 3 | 3 | 3 | 4   | 3  | 3  |

The number of cycles corresponding to the register to be pulled are added. The number of cycles when no pulling is done is 14. i₁ indicates the number of registers among A, B, X, Y, DT, and PS to be restored, while i₂=1 when DPR is to be restored.

Note 8. The number of cycles is the case when the number of bytes to be transfered is even.

When the number of bytes to be transfered is odd, the number is calculated as:

$$7 + (1/2) \times 7 + 4$$

Note that, (i/2) shows the integer part when i is divided by 2.

Note 9. The number of cycles is the case when the number of bytes to be transferred is even. When the number of bytes to be transferred is odd, the number is calculated as:

$$9 + (i/2) \times 7 + 5$$

Note that, (1/2) shows the integer part when i is divided by 2.

- Note 10. The number of cycles is the case in the 16-bit +8-bit operation. The number of cycles is incremented by 16 for 32-bit +16-bit operation.
- Note 11. The number of cycles is the case in the 8-bit X8-bit operation. The number of cycles is incremented by 8 for 16-bit X16-bit operation.
- Note 12. When setting flag x=0 to handle the data as 16-bit data in the immediate addressing mode, the number of bytes increments by 1.
- Note 13. When flag m is 0, the byte in the table is incremented by 1.

## **MEMORANDUM**





# **GLOSSARY**

This section briefly explains the terms used in this user's manual. The terms defined here apply to this manual only.

| Term                       | Meaning                                                                     | Relevant term |
|----------------------------|-----------------------------------------------------------------------------|---------------|
| Access                     | Means performing read, write, or read and write.                            |               |
| Access area                | An accessible memory space of up to 16 Mbytes.                              | Access        |
| Access characteristics     | Means whether accessible or not.                                            | Access        |
| Baud rate                  | Means a transfer rate of Serial I/O                                         |               |
| Branch                     | Means moving the program's execution point (= address) to another location. |               |
| Bus control signal         | A generic name for ALE, E, BHE, R/W, RDY, HOLD, HLDA and                    |               |
|                            | BYTE signals.                                                               |               |
| Count source               | A signal that is counted by Timers A and B, the UARTi baud rate             |               |
|                            | register (BRGi) and Watchdog timer. That is f2, f16, f64, f512 selected     |               |
|                            | by the count source select bits and others.                                 |               |
| Counter contents (values)  | Means a value read when reading the timer Ai and Bi registers.              |               |
| Down-count                 | Means decreasing by 1 and counting.                                         | Up-count      |
| Event counter mode         | Means the mode of Timers which can count the number of external             |               |
|                            | pulses exactly without a divider.                                           |               |
| External area              | An accessible area for external devices connected in the memory             | Internal area |
|                            | expansion or microprocessor mode. It is up to 16-Mbyte external             |               |
|                            | area.                                                                       |               |
| External bus               | A generic name for the external address bus and the data bus.               |               |
| External device            | Devices connected externally to the microcomputer. A generic                |               |
|                            | name for a memory, an I/O device and a peripheral IC.                       |               |
| Gate function of Timer     | Means the function that the user can control input of the timer             |               |
|                            | count source.                                                               |               |
| Internal area              | An accessible internal area. A generic name for areas of the                | External area |
|                            | internal RAM, internal ROM and the SFR.                                     |               |
| Interrupt routine          | A routine that is automatically executed when an interrupt request          |               |
|                            | is accepted. Set the start address of this routine into the interrupt       |               |
|                            | vector table.                                                               |               |
| LSB first                  | Means a transfer data format of Serial I/O;LSB is transferred               |               |
|                            | first.                                                                      |               |
| Overflow                   | A state where the up-count resultant is greater than the counter            | Under flow    |
|                            | resolution.                                                                 | Up-count      |
| Power saving               | Means reducing a power dissipation by Stop mode, Wait mode or               | Stop mode     |
|                            | others                                                                      | Wait mode     |
| Read-modify-write          | An instruction that reads the memory contents, modifies them                |               |
| instruction                | and writes back to the same address. Relevant instructions are              |               |
|                            | the ASL, CLB, DEC, INC, LSR, ROL, ROR, SEB instructions.                    |               |
| Signal required for access | A generic name for bus control, address bus, and data bus signals.          | Bus control   |
| to external device         |                                                                             | signal        |
| Stop mode                  | A state where the oscillation circuit halts and the program execution       | Wait mode     |
|                            | is stopped. By executing the STP instruction, the microcomputer             |               |
|                            | enters Stop mode.                                                           |               |
| Synchronizing clock        | Means a transfer clock of the clock synchronous serial I/O.                 |               |

| Term       | Meaning                                                            | Relevant term |
|------------|--------------------------------------------------------------------|---------------|
| UART       | Clock asynchronous serial I/O. When used to designate the name     | Clock         |
|            | of a functional block, this term also means the serial I/O which   | synchronous   |
|            | can be switched to the cock synchronous serial I/O.                | serial I/O.   |
| Under flow | A state where the down-count resultant is greater than the counter | Overflow      |
|            | resolution.                                                        | Down-count    |
| Up-count   | Means increasing by 1 and counting.                                | Down-count    |
| Wait mode  | A state where the oscillation circuit is operating, however, the   | Stop mode     |
|            | program execution is stopped. By executing the WIT instruction,    |               |
|            | the microcomputer enters Wait mode.                                |               |



**MEMORANDUM** 





### MITSUBISHI SEMICONDUCTORS **USER'S MANUAL** 7702/7703 Group

Mar. First Edition 1997

Editioned by

Committee of editing of Mitsubishi Semiconductor USER'S MANUAL

Published by

Mitsubishi Electric Corp., Semiconductor Marketing Division

This book, or parts thereof, may not be reproduced in any form without permission of Mitsubishi Electric Corporation.

©1997 MITSUBISHI ELECTRIC CORPORATION

7702/7703 Group User's Manual

